EEWORLDEEWORLDEEWORLD

Part Number

Search

MMCP-67204E-40SV

Description
FIFO, 4KX9, 40ns, Asynchronous, CMOS, CDIP28, 0.600 INCH, SIDE BRAZED, CERAMIC, DIP-28
Categorystorage    storage   
File Size104KB,15 Pages
ManufacturerTEMIC
Websitehttp://www.temic.de/
Download Datasheet Parametric View All

MMCP-67204E-40SV Overview

FIFO, 4KX9, 40ns, Asynchronous, CMOS, CDIP28, 0.600 INCH, SIDE BRAZED, CERAMIC, DIP-28

MMCP-67204E-40SV Parametric

Parameter NameAttribute value
MakerTEMIC
package instruction0.600 INCH, SIDE BRAZED, CERAMIC, DIP-28
Reach Compliance Codeunknown
Maximum access time40 ns
period time50 ns
JESD-30 codeR-CDIP-T28
memory density36864 bit
memory width9
Number of functions1
Number of terminals28
word count4096 words
character code4000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize4KX9
ExportableNO
Package body materialCERAMIC, METAL-SEALED COFIRED
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal formTHROUGH-HOLE
Terminal locationDUAL
M67204E
4 K

9 CMOS Parallel FIFO Rad Tolerant
Introduction
The M67204E implement a first-in first-out algorithm,
featuring asynchronous read/write operations. The FULL
and EMPTY flags prevent data overflow and underflow.
The Expansion logic allows unlimited expansion in word
size and depth with no timing penalties. Twin address
pointers automatically generate internal read and write
addresses, and no external address information are
required for the TEMIC FIFOs. Address pointers are
automatically incremented with the write pin and read
pin. The 9 bits wide data are used in data communications
applications where a parity bit for error checking is
necessary. The Retransmit pin resets the Read pointer to
zero without affecting the write pointer. This is very
useful for retransmitting data when an error is detected in
the system.
Using an array of eigh transistors (8 T) memory cell, the
M67204E combine an extremely low standby supply
current (typ = 1.0
µA)
with a fast access time at 40 ns
over the full temperature range. All versions offer battery
backup data retention capability with a typical power
consumption at less than 2
µW.
The M67204E is processed according to the methods of
the latest revision of the MIL STD 883 (class B or S), ESA
SCC 9000 and QML.
Features
D
D
D
D
First-in first-out dual port memory
4096
×
9 organisation
Fast access time: 40, 50 ns
Wide temperature range : – 55
°C
to + 125
°C
D
D
D
D
D
D
D
D
D
Fully expandable by word width or depth
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation 2 V data retention
TTL compatible
Single 5 V
±
10 % power supply
High performance SCMOS technology
Rev. F – June 30, 1999
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1417  2282  225  1766  2773  29  46  5  36  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号