EEWORLDEEWORLDEEWORLD

Part Number

Search

L7C174WI20

Description
Cache Tag SRAM, 8KX8, 20ns, CMOS, PDSO28, 0.300 INCH, PLASTIC, SOJ-28
Categorystorage    storage   
File Size75KB,8 Pages
ManufacturerLOGIC Devices
Websitehttp://www.logicdevices.com/
Download Datasheet Parametric View All

L7C174WI20 Overview

Cache Tag SRAM, 8KX8, 20ns, CMOS, PDSO28, 0.300 INCH, PLASTIC, SOJ-28

L7C174WI20 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerLOGIC Devices
Parts packaging codeSOJ
package instructionSOJ, SOJ28,.34
Contacts28
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time20 ns
Other featuresMATCH OUTPUT
JESD-30 codeR-PDSO-J28
JESD-609 codee0
length17.91 mm
memory density65536 bit
Memory IC TypeCACHE TAG SRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of ports1
Number of terminals28
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8KX8
Output characteristics3-STATE
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Encapsulate equivalent codeSOJ28,.34
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply5 V
Certification statusNot Qualified
Maximum seat height3.556 mm
Maximum standby current0.0002 A
Minimum standby current2 V
Maximum slew rate0.14 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.5057 mm
L7C174
DEVICES INCORPORATED
8K x 8 Cache-Tag Static RAM
L7C174
DEVICES INCORPORATED
8K x 8 Cache-Tag Static RAM
DESCRIPTION
The
L7C174
is a high-performance,
low power CMOS static RAM opti-
mized for use as the address tag
comparator in high speed cache
memory systems. One L7C174 can be
used to map 8K cache lines into a
1 megabyte address space by compar-
ing 20 address bits organized as
13-line address bits and 7-page
address bits.
This device is available in five speed
grades with maximum address-to-
MATCH times of 12 ns to 35 ns.
Operation is from a single +5 V power
supply with power consumption only
being 300 mW (typical) at 35 ns.
Dissipation drops to 500 µW (typical)
when the memory is deselected
(Enable is high).
The L7C174 consumes only 30 µW
(typical) at 3 V allowing effective
battery backup operation. For mini-
mal power consumption, data may be
retained in inactive storage with a
supply voltage as low as 2 V.
The L7C174 provides fully asynchro-
nous (unclocked) operation with
matching access and cycle times. An
active low Chip Enable and Output
Enable along with a three state I/O
bus simplify the connection of several
chips for increased storage capacity.
Wide tag addresses are easily accom-
modated by paralleling devices and
Wire-ORing the MATCH outputs. A
low on the MATCH output indicates a
data mismatch.
Memory locations are specified on
address pins A
0
through A
12
with
functions defined in the Truth Table.
During CLEAR, the state of the I/O
pins remain completely defined by the
WE, CE, and OE control inputs. Data
In has the same polarity as Data Out.
8
5
COLUMN
ADDRESS
FEATURES
u
8K x 8 CMOS Static RAM with 8-bit
Tag Comparison Logic
u
High Speed Address-to-MATCH
— 12 ns maximum
u
High Speed Flash Clear
u
High Speed Read Access Time
— 12 ns maximum
u
Low Power Operation
Active: 300 mW typical at 35 ns
Standby: 500 µW typical
u
Data Retention at 2 V for Battery
Backup Operation
u
Available 100% Screened to
MIL-STD-883, Class B
u
Plug Compatible with IDT7174,
IDT71B74, MK48H74
u
Package Styles Available:
• 28-pin Plastic DIP
• 28-pin Ceramic DIP
• 28-pin Plastic SOJ
• 32-pin Ceramic LCC
L7C174 B
LOCK
D
IAGRAM
ROW
ADDRESS
CLEAR
BS
8
ROW
SELECT
8
8
COMPARATOR
O
8
1 (if MATCH)
The storage circuitry is organized as
8192 words by 8 bits per word and
includes an 8-bit data comparator
with MATCH output. The 8-bit data
is input/output on shared I/O pins
and comparison is performed between
8-bit incoming data and accessed
memory locations. Also provided is a
high speed CLEAR control which
clears all memory locations to zero
when activated. This allows all
address tag bits to be cleared when
powering on or when flushing the
cache.
O
I/O
7-0
WE
OE
CE
8
LE
256 x 32 x 8
MEMORY
ARRAY
COLUMN SELECT
& COLUMN SENSE
MATCH
(OPEN DRAIN)
1
Special Architecture Static RAMs
03/26/1999–LDS.174-M
TE
Latchup and static discharge protec-
tion are provided on-chip. The
L7C174 can withstand an injection
current of up to 200 mA on any pin
without damage.
USB Type-C mobile power, adapter, power bank, charger reference design solution
USB Type-C mobile power, adapter, power bank, charger reference design solution, see attachment....
USB_Type-C Analog electronics
Share the learning of F28335 bit field and register structure
[size=2] TI provides C/C++ Header files for management, which is similar to CSL, but not exactly the same as CSL. First of all, the most commonly used macro pseudo-instructions in CSL are bit fields a...
Aguilera Microcontroller MCU
Stepper motor control under μCOSII, experts please help me
/* Computer mouse design task arrangement 1. Press the button as a switch 2. Use LED8 to flash for on and off for off 3. AD sampling to set the speed of the computer mouse and adjust the speed of the ...
hero886666 Embedded System
[TI recommended course] #Live replay: TI's new generation C2000 microcontroller#
//training.eeworld.com.cn/TI/show/course/5555...
yin_wu_qing TI Technology Forum
The world's latest and most comprehensive CAD/CAE/CAX/EDA/CFD/G (Part 1)
1. Register the system, and use it unlimitedly after making it once. 2. Quickly make various software and hardware encryption, various dongle cracking, microdog cracking 3. Undertake dongle copying se...
rain Test/Measurement
First Prize in the 2006 Intel Cup Undergraduate Electronic Design Competition Embedded System Invitational Competition
[i=s]This post was last edited by paulhyde on 2014-9-15 09:01[/i] 1-1 First Prize (Intel Cup) Competition Topic: XML-based Intelligent Car Navigation System and Rich Information Interaction Platform C...
open82977352 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1256  802  1867  2882  897  26  17  38  59  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号