EEWORLDEEWORLDEEWORLD

Part Number

Search

AFL27003R3SZ/HBPBF

Description
DC-DC Regulated Power Supply Module, 1 Output, 66W, Hybrid, HERMETIC SEALED PACKAGE-12
CategoryPower/power management    The power supply circuit   
File Size160KB,10 Pages
ManufacturerInternational Rectifier ( Infineon )
Websitehttp://www.irf.com/
Environmental Compliance  
Download Datasheet Parametric View All

AFL27003R3SZ/HBPBF Overview

DC-DC Regulated Power Supply Module, 1 Output, 66W, Hybrid, HERMETIC SEALED PACKAGE-12

AFL27003R3SZ/HBPBF Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerInternational Rectifier ( Infineon )
Parts packaging codeMODULE
package instruction,
Contacts12
Reach Compliance Codecompliant
ECCN codeEAR99
Analog Integrated Circuits - Other TypesDC-DC REGULATED POWER SUPPLY MODULE
Maximum input voltage400 V
Minimum input voltage160 V
Nominal input voltage270 V
JESD-30 codeR-XDMA-P12
Number of functions1
Output times1
Number of terminals12
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Nominal output voltage3.3 V
Package body materialUNSPECIFIED
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
surface mountNO
technologyHYBRID
Temperature levelMILITARY
Terminal formPIN/PEG
Terminal locationDUAL
Maximum time at peak reflow temperature40
Maximum total power output66 W
Fine-tuning/adjustable outputYES
PD - 94462F
AFL27003R3S
270V Input, 3.3V Output
HYBRID-HIGH RELIABILITY
DC/DC CONVERTER
Description
The AFL Series of DC/DC converters feature high power
density with no derating over the full military temperature
range. This series is offered as part of a complete family
of converters providing single and dual output voltages
and operating from nominal +28V or +270V inputs with
output power ranging from 80W to 120W. For applications
requiring higher output power, multiple converters can
be operated in parallel. The internal current sharing
circuits assure equal current distribution among the
paralleled converters. This series incorporates
International Rectifier’s proprietary magnetic pulse
feedback technology providing optimum dynamic line
and load regulation response. This feedback system
samples the output voltage at the pulse width modulator
fixed clock frequency, nominally 550KHz. Multiple
converters can be synchronized to a system clock in
the 500KHz to 700KHz range or to the synchronization
output of one converter. Under voltage lockout, primary
and secondary referenced inhibit, soft start and load
fault protection are provided on all models.
These converters are hermetically packaged in two
enclosure variations, utilizing copper core pins to
minimize resistive DC losses. Three lead styles are
available, each fabricated with International Rectifier’s
rugged ceramic lead-to-package seal assuring long
term hermeticity in the most harsh environments.
Manufactured in a facility fully qualified to MIL-PRF-
38534, these converters are fabricated utilizing DSCC
qualified processes. For available screening options,
refer to device screening table in the data sheet. Variations
in electrical, mechanical and screening can be
accommodated. Contact IR Santa Clara for special
requirements.
AFL
Features
n
n
n
n
n
n
n
n
n
n
n
n
n
n
n
n
n
160V To 400V Input Range
3.3V Output
High Power Density - 46W/in3
66W Output Power
Parallel Operation with Stress and Current
Sharing
Low Profile (0.380") Seam Welded Package
Ceramic Feed thru Copper Core Pins
High Efficiency - to 74%
Full Military Temperature Range
Continuous Short Circuit and Overload
Protection
Remote Sensing Terminals
Primary and Secondary Referenced
Inhibit Functions
Line Rejection > 60dB - DC to 50KHz
External Synchronization Port
Fault Tolerant Design
Dual Output Versions Available
Standard Microcircuit Drawing Available
www.irf.com
1
12/04/06
UTStarcom Qualcomm cooperation equipment testing
UTStarcom, a leading communications equipment manufacturer, recently provided Qualcomm with its MovingMedia 2000 product based on IP wireless softswitch technology for use in Qualcomm's in-cabin mobil...
JasonYoo RF/Wirelessly
Masters, I want to make a 16*32 dot matrix, but I don't have a good and accurate schematic and program.
Experts, have you done this? Can you please share it with me? Schematics and programs, it would be better if you have a drawing, please help me!...
我22 Creative Market
IAR software programming and debugging issues
Hello everyone, what are the uses of IAR debugging? How to use it? Please give a detailed answer and guide steps. Thank you....
小飞侠859 Microcontroller MCU
How to define bit fields for data in a structure in C language?
Normally, if you set the size of a structure member, it should be as follows [code] typedef struct { char a:1; char b:1; char c:3; char d:3; } [/code] If you want to define an array in a structure, ho...
littleshrimp MCU
Problems with FPGA PLLs
I would like to ask you, the result of the phase-locked loop provided by FPGA is that the frequency is equal and the phase difference is constant, but is the phase difference value finally locked each...
eeleader FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1737  635  2385  28  2552  35  13  49  1  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号