EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V16M16TG-75EL:F

Description
16M X 16 DDR DRAM, 0.7 ns, PDSO66
Categorystorage   
File Size3MB,93 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Download Datasheet Parametric View All

MT46V16M16TG-75EL:F Overview

16M X 16 DDR DRAM, 0.7 ns, PDSO66

MT46V16M16TG-75EL:F Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals66
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage2.7 V
Minimum supply/operating voltage2.5 V
Rated supply voltage2.6 V
Minimum access time0.7000 ns
Processing package description0.40 INCH, lead FREE, plastic, TSOP-66
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeRectangle
Package SizeSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationpair
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
memory width16
organize16M × 16
storage density2.68E8 deg
operating modeSynchronize
Number of digits1.68E7 words
Number of digits16M
Access methodFour BANK PAGE BURST
Memory IC typedouble rate synchronous dynamic random access memory dynamic random access memory
Number of ports1
256Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V64M4 – 16 Meg x 4 x 4 banks
MT46V32M8 – 8 Meg x 8 x 4 banks
MT46V16M16 – 4 Meg x 16 x 4 banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, that is, source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths (BL): 2, 4, or 8
• Auto refresh
64ms, 8192-cycle(Commercial & Industrial)
16ms, 8192-cycle (Automotive)
• Self refresh (not available on AT devices)
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2-compatible)
• Concurrent auto precharge option supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
Marking
• Configuration
64 Meg x 4 (16 Meg x 4 x 4 banks)
64M4
32 Meg x 8 (8 Meg x 8 x 4 banks)
32M8
16 Meg x 16 (4 Meg x 16 x 4 banks)
16M16
• Plastic package – OCPL
66-pin TSOP
TG
66-pin TSOP (Pb-free)
P
• Plastic package
FG
1
60-ball FBGA (8mm x 14mm)
BG
1
60-ball FBGA (8mm x 14mm) (Pb-free)
CV
2
60-ball FBGA (8mm x 12.5mm)
CY
2
60-ball FBGA (8mm x 12.5mm)
(Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400B)
-5B
6ns @ CL = 2.5 (DDR333) FBGA only
-6
6ns @ CL = 2.5 (DDR333) TSOP only
-6T
-75E
1
7.5ns @ CL = 2 (DDR266)
-75Z
1
7.5ns @ CL = 2 (DDR266A)
-75
1
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
None
Low-power self refresh
L
• Temperature rating
Commercial (0°C to +70°C)
None
Industrial (–40°C to +85°C)
IT
Automotive (–40°C to +105°C)
AT
4
• Revision
:G
3
x4, x8
:F
3
x16
x4, x8, x16
:K
Notes: 1. Only available on Revision F and G.
2. Only available on Revision K.
3. Not recommended for new designs.
4. Contact Micron for availability.
PDF: 09005aef80768abb/Source: 09005aef82a95a3a
256Mb_DDR_x4x8x16_D1.fm - 256Mb DDR: Rev. O, Core DDR: Rev. B 1/09 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
FPGA video display frame synchronization
FPGA video processing, after storing valid data in DDR, how to design the restoration circuit when outputting and displaying? BT.656 format I use TVP5150, and use its AVID and VBLK pins to control the...
jokeboy999 FPGA/CPLD
Software delay: Using different parameters in the for loop will result in a big difference in delay
[color=#000][size=14px][backcolor=rgb(209, 217, 226)][font=Simsun]while(1)[/font][/backcolor][/size][/color] [color=#000][size=14px][backcolor=rgb(209, 217, 226)][font=Simsun]{[/font][/backcolor][/siz...
czx2014 stm32/stm8
Which network components in Platform builder5.0 are related to WIFI?
I want to customize a WINCE5.0 ARMV4I simulator with WIFI function. Which network components should I choose? I bought a wireless network card. How should I configure the simulator so that I can acces...
245016767 Embedded System
Evaluate the TMDSCNCD280025C + TMDS HSECDOCK Kit for Free
To give back to forum members, TI E2E Chinese Support Forum provides 15 sets of TMDSCNCD280025C + TMDSHSECDOCK kits worth $ 128 for forum members to evaluate. Successful members are required to share ...
eric_wang TI Technology Forum
Urgent help: Need a program to extract DLL files from NK.bin files
Please help me. I need to extract a DLL from my previous NK.bin file, because the DLL I compiled with source code has problems and I can't find where the problem is. But the previously compiled NK can...
wodi520 Embedded System
Ask for help on the external interrupt (EXTI) of STM32
The following is the interrupt handling process of EXTI9_5 that I wrote, but there is one question that I don't understand, so I would like to ask for your advice.Here is the handling function first:v...
17584681 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 348  1245  2633  1084  2711  7  26  54  22  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号