EEWORLDEEWORLDEEWORLD

Part Number

Search

S98UAE877AKLFT

Description
PLL Based Clock Driver, 98UAE Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, 6 X 6 MM, LEAD FREE, PLASTIC, MLF-40
Categorylogic    logic   
File Size255KB,16 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

S98UAE877AKLFT Overview

PLL Based Clock Driver, 98UAE Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, 6 X 6 MM, LEAD FREE, PLASTIC, MLF-40

S98UAE877AKLFT Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeDFN
package instructionHVQCCN,
Contacts40
Manufacturer packaging codeMLF
Reach Compliance Codecompliant
series98UAE
Input adjustmentDIFFERENTIAL
JESD-30 codeS-PQCC-N40
JESD-609 codee3
length6 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals40
Actual output times10
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.06 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)1.575 V
Minimum supply voltage (Vsup)1.425 V
Nominal supply voltage (Vsup)1.5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width6 mm
minfmax410 MHz
DATASHEET
1.5V LOW-POWER WIDE-RANGE FREQUENCY CLOCK DRIVER
ICS98UAE877A
Description
The PLL clock buffer, ICS98UAE877A, is designed for a
V
DDQ
of 1.5V, an AV
DD
of 1.5V and differential data input
and output levels.
ICS98UAE877A is a zero delay buffer that distributes a
differential clock input pair (CLK_INT, CLK_INC) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and
one differential pair feedback clock outputs (FB_OUTT,
FBOUTC). The clock outputs are controlled by the input
clocks (CLK_INT, CLK_INC), the feedback clocks (FB_INT,
FB_INC), the LVCMOS program pins (OE, OS) and the
Analog Power input (AVDD). When OE is low, the outputs
(except FB_OUTT/FB_OUTC) are disabled while the
internal PLL continues to maintain its locked-in frequency.
OS (Output Select) is a program pin that must be tied to
GND or V
DDQ
. When OS is high, OE will function as
described above. When OS is low, OE has no effect on
CLKT7/CLKC7 (they are free running in addition to
FB_OUTT/FB_OUTC). When AV
DD
is grounded, the PLL is
turned off and bypassed for test purposes.
When both clock signals (CLK_INT, CLK_INC) are logic
low, the device will enter a low power mode. An input logic
detection circuit on the differential inputs, independent from
the input buffers, will detect the logic low level and perform
a low power state where all outputs, the feedback and the
PLL are OFF. When the inputs transition from both being
logic low to being differential signals, the PLL will be turned
back on, the inputs and outputs will be enabled and the PLL
will obtain phase lock between the feedback clock pair
(FB_INT, FB_INC) and the input clock pair (CLK_INT,
CLK_INC) within the specified stabilization time tSTAB.
The PLL in ICS98UAE877A clock driver uses the input
clocks (CLK_INT, CLK_INC) and the feedback clocks
(FB_INT, FB_INC) to provide high-performance, low-skew,
low-jitter output differential clocks (CLKT[0:9], CLKC[0:9]).
ICS98UAE877A is also able to track Spread Spectrum
Clocking (SSC) for reduced EMI.
ICS98UAE877A is available in Commercial Temperature
Range (0°C to 70°C) and Industrial Temperature Range
(-40°C to +85°C). See Ordering Information for details
Features
Low skew, low jitter PLL clock driver
1 to 10 differential clock distribution
Feedback pins for input to output synchronization
Spread Spectrum tolerant inputs
Auto PD when input signal is at a certain logic state
Available in 52-ball VFBGA and a 40-pin MLF
Applications
DDR2 Memory Modules / Zero Delay Board Fan Out
Provides complete DDR DIMM solution with
IDT74SSTUAE32xxx family
Switching Characteristics
Period jitter:
Half-period jitter:
Output-Output Skew
Cycle-Cycle Jitter
40ps (DDR2-400/533)
30ps (DDR2-667)
60ps (DDR2-400/533)
50ps (DDR2-667)
40ps (DDR2-400/533)
30ps (DDR2-667)
40ps
1.5V LOW-POWER WIDE-RANGE FREQUENCY CLOCK DRIVER
1
ICS98UAE877A
7181/3

S98UAE877AKLFT Related Products

S98UAE877AKLFT S98UAE877AHLFIT S98UAE877AHLFT
Description PLL Based Clock Driver, 98UAE Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, 6 X 6 MM, LEAD FREE, PLASTIC, MLF-40 PLL Based Clock Driver, 98UAE Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, LEAD FREE, MO-205/MO-255, VFBGA-52 PLL Based Clock Driver, 98UAE Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, LEAD FREE, MO-205/MO-255, VFBGA-52
Is it lead-free? Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code DFN BGA BGA
package instruction HVQCCN, LFBGA, LFBGA,
Contacts 40 52 52
Reach Compliance Code compliant compliant compliant
series 98UAE 98UAE 98UAE
Input adjustment DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 code S-PQCC-N40 R-PBGA-B52 R-PBGA-B52
JESD-609 code e3 e3 e3
length 6 mm 7 mm 7 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions 1 1 1
Number of terminals 40 52 52
Actual output times 10 10 10
Maximum operating temperature 70 °C 85 °C 70 °C
Output characteristics 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HVQCCN LFBGA LFBGA
Package shape SQUARE RECTANGULAR RECTANGULAR
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) 260 260 260
Certification status Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.06 ns 0.06 ns 0.06 ns
Maximum seat height 1 mm 1.31 mm 1.31 mm
Maximum supply voltage (Vsup) 1.575 V 1.575 V 1.575 V
Minimum supply voltage (Vsup) 1.425 V 1.425 V 1.425 V
Nominal supply voltage (Vsup) 1.5 V 1.5 V 1.5 V
surface mount YES YES YES
Temperature level COMMERCIAL INDUSTRIAL COMMERCIAL
Terminal surface MATTE TIN MATTE TIN MATTE TIN
Terminal form NO LEAD BALL BALL
Terminal pitch 0.5 mm 0.65 mm 0.65 mm
Terminal location QUAD BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 30 30
width 6 mm 4.5 mm 4.5 mm
minfmax 410 MHz 410 MHz 410 MHz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1784  1765  2917  2248  432  36  59  46  9  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号