EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161Z36BD-300IT

Description
ZBT SRAM, 512KX36, 5.3ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
Categorystorage    storage   
File Size931KB,38 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8161Z36BD-300IT Overview

ZBT SRAM, 512KX36, 5.3ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS8161Z36BD-300IT Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instruction13 X 15 MM, 1 MM PITCH, FBGA-165
Contacts165
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.B
Maximum access time5.3 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Preliminary
GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
• Pb-Free 100-lead TQFP and 165-bump BGA packages
available
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in JEDEC-standard 100-pin TQFP
and 165-bump FP-BGA packages.
Functional Description
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
-300
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
3.3
335
390
5.3
5.3
230
270
-250
2.5
4.0
280
330
5.5
5.5
210
240
-200
3.0
5.0
230
270
6.5
6.5
185
205
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.02 3/2005
1/38
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
When interrupts cannot be disabled while the thread is executing
Have you ever encountered a situation where the interrupt thread cannot be disabled when responding to an interrupt event?...
ldfsndfsa Embedded System
[Learn Power from TI] Series --- Share a single lithium battery charging management chip
Main features of the chip: BQ24032A -------- 1.5A single lithium battery charging management chip Chip information reading: [url=http://www.ti.com.cn/cn/lit/ds/symlink/bq24032a.pdf][color=#810081]http...
qwqwqw2088 Analogue and Mixed Signal
How to solve the problem of empty drop-down list when selecting a tool when building bootrom (newbie)
Refer to > http://blog.chinaunix.net/u/21277/showart_212603.html and found several problems. The config folder of AMD's PC-NET driver is pc486.972 instead of pcPentium after decompression, and CPU==I8...
ifare Embedded System
About upgrading from wince5.0 to wince6.0
The platform I am using now is pxa270+wince5.0. My boss asked me to upgrade to wince6.0. I have never done porting before, and I did not write the original 5.0 code. I took on this job with all my hea...
guoyaru123 Embedded System
Firmware Download | In-depth evaluation of the Flink OK3568-C development board: conclusions revealed
Development Environment: Host: Ubuntu 18.04 Development board: OK3568-C development board Feiling embedded OK3568-C development board can use USB OTG burning and TF card burning, among which USB OTG i...
小螃蟹呀 ARM Technology
pic18f2550 TMR0 high 8 bits do not count automatically
[table=98%,rgb(238, 238, 238)] [tr][td]Hello everyone, I used pic18f2550 to make an electronic clock, and used TMR0 timing interrupt. After I assigned initial values to TMR0L and TMR0H, only TMR0L cou...
csliu911 Microchip MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 650  563  569  1803  2869  14  12  37  58  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号