EEWORLDEEWORLDEEWORLD

Part Number

Search

A40MX04-2PQ100IX79

Description
Field Programmable Gate Array, 547 CLBs, 6000 Gates, 101MHz, CMOS, PQFP100, PLASTIC, QFP-100
CategoryProgrammable logic devices    Programmable logic   
File Size3MB,124 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

A40MX04-2PQ100IX79 Overview

Field Programmable Gate Array, 547 CLBs, 6000 Gates, 101MHz, CMOS, PQFP100, PLASTIC, QFP-100

A40MX04-2PQ100IX79 Parametric

Parameter NameAttribute value
MakerMicrosemi
package instructionQFP,
Reach Compliance Codecompliant
Other featuresALSO OPERATE AT 5.0V SUPPLY
maximum clock frequency101 MHz
Combined latency of CLB-Max2 ns
JESD-30 codeR-PQFP-G100
length20 mm
Configurable number of logic blocks547
Equivalent number of gates6000
Number of terminals100
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize547 CLBS, 6000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Package shapeRECTANGULAR
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.4 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width14 mm
v6.1
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
HiRel Features
Commercial, Industrial, Automotive, and Military
Temperature Plastic Packages
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Ease of Integration
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
High Performance
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
April 2009
© 2009 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
MOS digital integrated circuit
Reference books[:)]...
fighting Analog electronics
Help, how to receive packets in NDISUIO
I used NDISUIO to send packets. The frame type is a special packet of 0X6806. I can see that the packet has been sent using the packet capture software. However, when my development board is connected...
joe88 Embedded System
The latest version of Flink embedded AM335x product specification
OK335x series products are high-performance, industrial-grade development platforms independently designed, produced, distributed and sold by Feiling. The development platform uses TI's AM335X Cortex-...
jameswangsynnex Download Centre
I would like to ask the teachers for help on the problems encountered in debugging msp430f5438
1. The watchdog of msp430f5438 is enabled by default. Why does the watchdog not reset the chip in debugging mode (assuming that the statement to disable the watchdog has not been executed yet)? Is the...
阿力 Microcontroller MCU
AltiumDesigner packaging is messed up
In my schematic, I used my own schematic and PCB library. R0, R11, R14, and R15 all used the same schematic library and PCB library (at least the corresponding packages in the schematic library are th...
littleshrimp PCB Design
Friends who are obsessed with 'operating system' technology please come in
I also have a strong interest in computer operating systems, but this difficult subject is not as simple as imagined, even though we are full of courage. I really hope to communicate with like-minded ...
dl_lvhaobo Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2556  1842  960  938  2746  52  38  20  19  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号