EEWORLDEEWORLDEEWORLD

Part Number

Search

EPF10K130EBI356-2X

Description
Loadable PLD, 0.5ns, CMOS, PBGA356, 35 X 35 MM, 1.27 MM PITCH, BGA-356
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,110 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EPF10K130EBI356-2X Overview

Loadable PLD, 0.5ns, CMOS, PBGA356, 35 X 35 MM, 1.27 MM PITCH, BGA-356

EPF10K130EBI356-2X Parametric

Parameter NameAttribute value
MakerAltera (Intel)
Parts packaging codeBGA
package instructionLBGA,
Contacts356
Reach Compliance Codeunknown
JESD-30 codeS-PBGA-B356
JESD-609 codee1
length35 mm
Number of I/O lines274
Number of terminals356
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize274 I/O
Output functionMIXED
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Programmable logic typeLOADABLE PLD
propagation delay0.5 ns
Certification statusNot Qualified
Maximum seat height1.63 mm
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
width35 mm
FLEX 10KE
®
Embedded Programmable
Logic Device
Data Sheet
January 2003, ver. 2.5
Features...
Embedded programmable logic devices (PLDs), providing
system-on-a-programmable-chip (SOPC) integration in a single
device
Enhanced embedded array for implementing megafunctions
such as efficient memory and specialized logic functions
Dual-port capability with up to 16-bit width per embedded array
block (EAB)
Logic array for general logic functions
High density
30,000 to 200,000 typical gates (see
Tables 1
and
2)
Up to 98,304 RAM bits (4,096 bits per EAB), all of which can be
used without reducing logic capacity
System-level features
MultiVolt
TM
I/O pins can drive or be driven by 2.5-V, 3.3-V, or
5.0-V devices
Low power consumption
Bidirectional I/O performance (t
SU
and
t
CO
) up to 212 MHz
Fully compliant with the PCI Special Interest Group (PCI SIG)
PCI Local Bus Specification, Revision 2.2
for 3.3-V operation at
33 MHz or 66 MHz
-1 speed grade devices are compliant with
PCI Local Bus
Specification, Revision 2.2,
for 5.0-V operation
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic
f
For information on 5.0-V FLEX
®
10K or 3.3-V FLEX 10KA devices, see the
FLEX 10K Embedded Programmable Logic Family Data Sheet.
Table 1. FLEX 10KE Device Features
Feature
Typical gates
(1)
Maximum system gates
Logic elements (LEs)
EABs
Total RAM bits
Maximum user I/O pins
Altera Corporation
DS-F10KE-2.5
EPF10K30E
30,000
119,000
1,728
6
24,576
220
EPF10K50E
EPF10K50S
50,000
199,000
2,880
10
40,960
254
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2077  2047  2696  2278  206  42  55  46  5  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号