EEWORLDEEWORLDEEWORLD

Part Number

Search

XC2V3000-4BF957I

Description
FPGA, 3584 CLBS, 3000000 GATES, 650 MHz, PBGA957
CategoryProgrammable logic devices    Programmable logic   
File Size88KB,7 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XC2V3000-4BF957I Overview

FPGA, 3584 CLBS, 3000000 GATES, 650 MHz, PBGA957

XC2V3000-4BF957I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerXILINX
Parts packaging codeBGA
package instruction40 X 40 MM, 1.27 MM PITCH, MS-034BAU-1, FLIP CHIP, BGA-957
Contacts957
Reach Compliance Code_compli
ECCN code3A991.D
maximum clock frequency650 MHz
Combined latency of CLB-Max0.44 ns
JESD-30 codeS-PBGA-B957
JESD-609 codee0
length40 mm
Humidity sensitivity level4
Configurable number of logic blocks3584
Equivalent number of gates3000000
Number of entries684
Number of logical units32256
Output times684
Number of terminals957
organize3584 CLBS, 3000000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA957,31X31,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1.5,1.5/3.3,3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.5 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width40 mm
0
R
Virtex-II 1.5V
Field-Programmable Gate Arrays
0
0
DS031-1 (v1.7) October 2, 2001
Advance Product Specification
Summary of Virtex
®
-II Features
Industry First Platform FPGA Solution
IP-Immersion™ Architecture
- Densities from 40K to 8M system gates
- 420 MHz internal clock speed (Advance Data)
- 840+ Mb/s I/O (Advance Data)
SelectRAM™ Memory Hierarchy
- 3 Mb of True Dual-Port™ RAM in 18-Kbit block
SelectRAM resources
- Up to 1.5 Mb of distributed SelectRAM resources
- High-performance interfaces to external memory
·
DDR-SDRAM interface
·
FCRAM interface
·
QDR™-SRAM interface
·
Sigma RAM interface
Arithmetic Functions
- Dedicated 18-bit x 18-bit multiplier blocks
- Fast look-ahead carry logic chains
Flexible Logic Resources
- Up to 93,184 internal registers / latches with Clock
Enable
- Up to 93,184 look-up tables (LUTs) or cascadable
16-bit shift registers
- Wide multiplexers and wide-input function support
- Horizontal cascade chain and Sum-of-Products
support
- Internal 3-state bussing
High-Performance Clock Management Circuitry
- Up to 12 DCM (Digital Clock Manager) modules
·
Precise clock de-skew
·
Flexible frequency synthesis
·
High-resolution phase shifting
- 16 global clock multiplexer buffers
Active Interconnect™ Technology
- Fourth generation segmented routing structure
- Predictable, fast routing delay, independent of
fanout
SelectI/O-Ultra™ Technology
- Up to 1,108 user I/Os
- 19 single-ended standards and six differential
standards
- Programmable sink current (2 mA to 24 mA) per I/O
-
Digitally Controlled Impedance (DCI) I/O: on-chip
termination resistors for single-ended I/O standards
- PCI-X @ 133 MHz, PCI @ 66 MHz and 33 MHz
compliance, and CardBus compliant
- Differential Signaling
·
840 Mb/s Low-Voltage Differential Signaling I/O
(LVDS) with current mode drivers
·
Bus LVDS I/O
·
Lightning Data Transport (LDT) I/O with current
driver buffers
·
Low-Voltage Positive Emitter-Coupled Logic
(LVPECL) I/O
·
Built-in DDR Input and Output registers
- Proprietary high-performance SelectLink™
Technology
·
High-bandwidth data path
·
Double Data Rate (DDR) link
·
Web-based HDL generation methodology
Supported by Xilinx Foundation™ and Alliance™
Series Development Systems
- Integrated VHDL and Verilog design flows
- Compilation of 10M system gates designs
- Internet Team Design (ITD) tool
SRAM-Based In-System Configuration
- Fast SelectMAP™ configuration
- Triple Data Encryption Standard (DES) security
option (Bitstream Encryption)
- IEEE1532 support
- Partial reconfiguration
- Unlimited re-programmability
- Readback capability
0.15 µm 8-Layer Metal process with 0.12 µm
high-speed transistors
1.5 V (V
CCINT
) core power supply, dedicated 3.3 V
V
CCAUX
auxiliary and V
CCO
I/O power supplies
IEEE 1149.1 compatible boundary-scan logic support
Flip-Chip and Wire-Bond Ball Grid Array (BGA)
packages in three standard fine pitches (0.80mm,
1.00mm, and 1.27mm)
100% factory tested
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS031-1 (v1.7) October 2, 2001
Advance Product Specification
www.xilinx.com
1-800-255-7778
Module 1 of 4
1
EEWORLD University Hall ---- Data Structure and Algorithm Peking University Zhang Ming
Data Structure and Algorithm Peking University Zhang Ming : https://training.eeworld.com.cn/course/5041Computers are important tools for solving problems in modern society. What supports the efficient...
木犯001号 Embedded System
What can I use to replace cat7119CA to get 5V voltage output
What can I use to replace cat7119CA to get 5V voltage output...
willson77 LED Zone
CCS You are required to terminate existing
The board is MSP430F5529. It was working fine before, but now it cannot debug and keeps showing this warning. Please help.The following is the program that was burned in before. void delay(int t){ int...
熬夜2014 Microcontroller MCU
[MSP430 Sharing] MSP430x1xx User Guide
...
ddllxxrr Microcontroller MCU
12864 The screen is cleared very slowly when drawing waveforms
I made a heartbeat monitoring system driven by 12864. It takes nearly 1 second to clear the screen after scanning 128 bits each time. I would like to ask experts to give me some advice. Have you encou...
ylylyl007 Microcontroller MCU
External RAM Issues
[i=s] This post was last edited by dontium on 2015-1-23 13:29 [/i] After soldering a batch of 2812 circuit boards, it was found that most of the board programs could not be loaded into the external RA...
chenquan Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 245  525  2433  972  1815  5  11  49  20  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号