EEWORLDEEWORLDEEWORLD

Part Number

Search

531DC972M000DGR

Description
CMOS/TTL Output Clock Oscillator, 972MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531DC972M000DGR Overview

CMOS/TTL Output Clock Oscillator, 972MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531DC972M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency972 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
JTAG port problem
The pins of the JTAG port on my target board are connected like this: 1-TD0/TD, 3-TD1, 5-TMS, 7-TCK, 9-GND, 11-RST, and pin 2 is connected to 3v. Pin 6-TCLK and pin 10-Xin are not connected, and the p...
y.yan Microcontroller MCU
Socket problem on Wince
The language is VC++, using Socket's UDP connection, the server program runs on the PC, and the client is on the PPC for communication. The process is that the client sends a message to the server sen...
strawberry921 Embedded System
09.08【Weekly Discussion】About software installation under Linux
For Linux beginners, installing a small software is probably a headache, because installing software in Linux is not as simple as in Windows. In Linux, most software provides source code, not ready-ma...
longxtianya Integrated technical exchanges
Does anyone know how the top-level makefile of the Linux kernel parses and uses .config files?
I am really confused... After including, how does the makefile use those configuration results?...
guoqingling988 Linux and Android
Is there anyone going to FPGA training during the winter vacation? I want to form a group
I am planning to go for training. The training fee is quite high. I want to find like-minded people to go with me. Two people can get a 5% discount, and three people can get a 10% discount, which can ...
blueworld FPGA/CPLD
51 Shanghai Global Harbor Hello Kitty National Tour
51Hello Kitty National Tour in Shanghai Global Harbor:loveliness:Shanghai Station Shanghai Global Harbor:pleased:,There are a lot of people watching,,It feels like the World Expo,,:pleased:There are e...
maoshen Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2249  504  2126  896  2640  46  11  43  19  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号