EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8642V18E-250T

Description
Cache SRAM, 4MX18, 6.5ns, CMOS, PBGA165, 17 X 15 MM, 1 MM PITCH, FBGA-165
Categorystorage    storage   
File Size1MB,39 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8642V18E-250T Overview

Cache SRAM, 4MX18, 6.5ns, CMOS, PBGA165, 17 X 15 MM, 1 MM PITCH, FBGA-165

GS8642V18E-250T Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
length17 mm
memory density75497472 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize4MX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
Product Preview
GS8642V18(B/E)/GS8642V36(B/E)/GS8642V72(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
4M x 18, 2M x 36, 1M x 72
36Mb S/DCD Sync Burst SRAMs
300 MHz–167 MHz
1.8 V V
DD
1.8 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V +10%/–10% core power supply
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS8642V18/36/72 is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS8642V18/36/72 operates on a 1.8 V power supply. All
input are 1.8 V compatible. Separate output power (V
DDQ
) pins
are used to decouple output noise from the internal circuits and are
1.8 V compatible.
Functional Description
Applications
The GS8642V18/36/72 is a
75,497,472
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.3
3.0
3.3
400
480
590
5.5
5.5
285
330
425
-250
2.5
3.0
4.0
340
410
520
6.5
6.5
245
280
370
-200
3.0
3.0
5.0
290
350
435
7.5
7.5
220
250
315
-167
3.5
3.5
6.0
260
305
380
8.0
8.0
210
240
300
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.00 9/2004
1/39
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
I want to buy an ARM9 (2410) development board. Can you help me introduce it?
TE2410 ARM9 development board is an embedded development platform independently developed by Huitong Technology. It is based on Samsung's ARM processor S3C2410A. The development board has been careful...
lsh800501 ARM Technology
Resource Sharing--English Education Resources MP3
Resource Sharing - English Education Resources MP3 New Oriental American Oral Classroom [url=http://www.IListen.cn/ListenSound/450074/F3340.HTM]HTTP://www.IListen.cn/ListenSound/450074/F3340.HTM[/url]...
konglong110 Talking
How to write XML files using msxml dom in EVC?
I am using the ppc2003 simulator. Should I load the msxml.dll file in the simulator? How should I set the included header file? All the points are given!...
千面魔军 Embedded System
Thermal Considerations for Surface Mount Layouts
Thermal Considerations for Surface Mount Layouts [b][size=3][/size][/b]...
qwqwqw2088 PCB Design
About the chip select timing of xintf
When writing a program, I set a timer to execute an interrupt every 100 microseconds. In the interrupt, the write operation to zone6 is performed, that is, data is written to zone6 every 100 microseco...
030332 DSP and ARM Processors
Teachers, what should I do if a black screen appears after I customize Wince6.0 Attache Device?
dll to RSAENH.dll - will late bind Warning: Unable to do imports from crypt32.dll to RSAENH.dll - will late bind Warning: Unable to do imports from k.crypt32.dll to RSAENH.dll - will late bind Warning...
68872401 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1825  660  1205  700  814  37  14  25  15  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号