EEWORLDEEWORLDEEWORLD

Part Number

Search

MU9C3480A-70DC

Description
Content Addressable SRAM, 256X64, 52ns, CMOS, PQCC44
Categorystorage    storage   
File Size146KB,24 Pages
ManufacturerMusic Semiconductors Inc.
Download Datasheet Parametric Compare View All

MU9C3480A-70DC Overview

Content Addressable SRAM, 256X64, 52ns, CMOS, PQCC44

MU9C3480A-70DC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMusic Semiconductors Inc.
package instructionQCCJ, LDCC44,.7SQ
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time52 ns
Other featuresLANCAM
JESD-30 codeS-PQCC-J44
JESD-609 codee0
memory density16384 bit
Memory IC TypeCONTENT ADDRESSABLE SRAM
memory width64
Humidity sensitivity level3
Number of functions1
Number of terminals44
word count256 words
character code256
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256X64
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC44,.7SQ
Package shapeSQUARE
Package formCHIP CARRIER
Parallel/SerialPARALLEL
power supply5 V
Certification statusNot Qualified
Maximum standby current0.007 A
Maximum slew rate0.055 mA
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
®
S E M I C O N D U C T O R S
MUSIC
I
MU9C3480A
LANCAM
®
PRELIMINARY DATA SHEET DRAFT
DISTINCTIVE CHARACTERISTICS
• 256 x 64-bit CMOS Content-addressable Memory (CAM)
with 16-bit I/O for compatibility with the MU9C5480
• New faster compare speed of 70 ns.
• Dual configuration register set (Control, Segment
Control, Mask Register 1, Address Register, and
Persistent Source and Destination) for rapid context
switching
• Shiftable Comparand and Mask Register 2 to assist in
proximate matching algorithms
• Increased flexibility of the patented CAM/RAM
partitioning
• Added /MA and /MM output flags to enable faster
system performance
• Readable Device ID
• Selectable faster operating mode with no wait states
after a no-match
• Validity bits of entries are stored in the Status register
after a read or move from memory operation
• Single cycle reset for Segment Control register
• External Reset pin works in parallel to internal Power
On Reset circuitry
• Packaged in an industry-standard 44-pin PLCC
package to be socket compatible with the MU9C5480A,
MU9C1480A and MU9C2480A.
• Low power off a 5 volt supply
BLOCK DIAGRAM
LEGEND
MUX
DATA (16)
I/O BUFFERS
DATA (64)
VCC
GND
= LOGIC
DATA (16)
TRANSLATE
802.3/802.5
DATA (16)
DEMUX
DATA (64)
= REGISTERS
AND MEMORY
* = DEFAULT
W/O = WRITE ONLY
R/O = READ ONLY
DQ (15–0)
(16)
COMMANDS & STATUS
(16)
SOURCE AND
DESTINATION
SEGMENT
COUNTERS
ADDRESS DECODER
COMPARAND*
MASK 1
MASK 2
256 X 2 VALIDITY BITS
PRIORITY ENCODER
/MA
/MM
/E
/W
/CM
/RESET
INSTRUCTION (W/O)*
CONTROL
ADDRESS ADDRESS
NEXT FREE ADDRESS (R/O)
CONTROL
16
SEGMENT CONTROL
PAGE ADDRESS (LOCAL)
DEVICE SELECT (GLOBAL)
STATUS (15-0) (R/O)*
STATUS (31-16) (R/O)
REGISTER SET
MATCH ADDR
& /MA FLAG
/MM, /FL
9
2
8
CAM ARRAY
256 WORDS
X 64 BITS
2
/EC
/FF
MATCH
AND
FLAG
LOGIC
/FI
/MF
/MI
GENERAL DESCRIPTION
The MU9C3480A LANCAM is a 256 x 64-bit Content-
addressable Memory (CAM), designed for address filtering
applications in Local-area Network (LAN) bridges and routers.
The architecture of the LANCAM allows a network station list
of any length to be searched in a single memory transaction.
This device is also well-suited for other high-speed data search
applications such as virtual memories, optical and magnetic
disk caches, data base accelerators, data compressors, and
image processors.
Content-addressable Memories, also known as Associative
Memories, operate in the converse way to Random Access
Memories. In a RAM, the input to the device is an address, and
the output is the data stored at that address. In a CAM, the input
is a data sample and the output is a flag to indicate a match and
the address of the matching data. As a result, a CAM searches
large data bases for matching data in a short, constant time
period, no matter how many entries are in the data base. The
ability to search data words up to 64 bits wide allows large
address spaces to be searched rapidly and efficiently. A
patented architecture links each CAM entry to associated data
and makes this data available for use after a successful
compare operation.
LANCAM, the MUSIC logo, and the phrase “MUSIC Semiconductors” are registered trademarks of MUSIC Semiconductors.
MUSIC is a trademark of MUSIC Semiconductors. Certain features of this device are patented under US Patent 5,383,146.
15 April 1997 Rev. 1.0 Draft
Web

MU9C3480A-70DC Related Products

MU9C3480A-70DC MU9C3480A-12DC MU9C3480A-90DC
Description Content Addressable SRAM, 256X64, 52ns, CMOS, PQCC44 Content Addressable SRAM, 256X64, 85ns, CMOS, PQCC44 Content Addressable SRAM, 256X64, 75ns, CMOS, PQCC44
Is it Rohs certified? incompatible incompatible incompatible
Maker Music Semiconductors Inc. Music Semiconductors Inc. Music Semiconductors Inc.
package instruction QCCJ, LDCC44,.7SQ QCCJ, LDCC44,.7SQ QCCJ, LDCC44,.7SQ
Reach Compliance Code unknown unknown unknown
ECCN code EAR99 EAR99 EAR99
Maximum access time 52 ns 85 ns 75 ns
Other features LANCAM LANCAM LANCAM
JESD-30 code S-PQCC-J44 S-PQCC-J44 S-PQCC-J44
JESD-609 code e0 e0 e0
memory density 16384 bit 16384 bit 16384 bit
Memory IC Type CONTENT ADDRESSABLE SRAM CONTENT ADDRESSABLE SRAM CONTENT ADDRESSABLE SRAM
memory width 64 64 64
Humidity sensitivity level 3 3 3
Number of functions 1 1 1
Number of terminals 44 44 44
word count 256 words 256 words 256 words
character code 256 256 256
Operating mode ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C
organize 256X64 256X64 256X64
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCJ QCCJ QCCJ
Encapsulate equivalent code LDCC44,.7SQ LDCC44,.7SQ LDCC44,.7SQ
Package shape SQUARE SQUARE SQUARE
Package form CHIP CARRIER CHIP CARRIER CHIP CARRIER
Parallel/Serial PARALLEL PARALLEL PARALLEL
power supply 5 V 5 V 5 V
Certification status Not Qualified Not Qualified Not Qualified
Maximum standby current 0.007 A 0.007 A 0.007 A
Maximum slew rate 0.055 mA 0.055 mA 0.055 mA
Maximum supply voltage (Vsup) 5.25 V 5.25 V 5.25 V
Minimum supply voltage (Vsup) 4.75 V 4.75 V 4.75 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V
surface mount YES YES YES
technology CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form J BEND J BEND J BEND
Terminal pitch 1.27 mm 1.27 mm 1.27 mm
Terminal location QUAD QUAD QUAD
Released mini6410 development board. . . . . . . .
Mini6410 + 4.3" LCD RAM: 256M, SLC Flash: 1GB (non-MLC) Introduction Go to the official website to check... Official original accessories: 1. mini6410 learning development board (256M memory/1GB SLC N...
dfhf2007 Buy&Sell
May 4th Youth Day, do you have a holiday?
RT. :loveliness:...
henryli2008 Talking
Configuration issues of SEED-XDS510PLUS in CCS5.5.0
Problem description: System environment: Windows 10 CCS version: 5.5.0win32 Development board: Chuanglong TL138-EVM-A3 Core board: OMAPL38 SEED-XDS510 downloader, driver link: https://pan.baidu.com/s/...
Aguilera DSP and ARM Processors
Visionray ZYNQ Development Board-ZingSK-CMOS Video Capture and Network Transmission Display
[b][font=arial,helvetica,sans-serif][color=#ff0000]1. Overview[/color][/font][/b][align=left][font=arial,helvetica,sans-serif]ZingSK development kit adopts the core board plus baseboard method, which ...
zingsoc FPGA/CPLD
USB communication and TIM2 conflict registers
Bit 0 of TIM2->CR1 is reset to zero during USB HID communication . I have been searching for the reason for a long time but cannot find it. Please help. . Everyone, this problem is urgent. Please help...
rex994997787 stm32/stm8
Pay attention to the LPC800 series of microcontrollers and participate in the latest free mini board event
32-bit low-power microprocessor based on ARMCortexTM M0+ core [b][color=red]Event details: Get 500 LPC800 mini boards for free to experience the excellent performance of MO+ first. Event link: [/color...
苏莎莎 NXP MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1578  2182  2302  818  2213  32  44  47  17  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号