EEWORLDEEWORLDEEWORLD

Part Number

Search

GS881Z32BGT-225T

Description
ZBT SRAM, 256KX32, 6ns, CMOS, PQFP100, TQFP-100
Categorystorage    storage   
File Size690KB,38 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS881Z32BGT-225T Overview

ZBT SRAM, 256KX32, 6ns, CMOS, PQFP100, TQFP-100

GS881Z32BGT-225T Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 codeR-PQFP-G100
JESD-609 codee3
length20 mm
memory density8388608 bit
Memory IC TypeZBT SRAM
memory width32
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX32
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfacePURE MATTE TIN
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
Functional Description
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Paramter Synopsis
-250 -225 -200 -166 -150 -133 Unit
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Curr (x18)
Curr (x32/x36)
2.5
4.0
200
230
197
225
5.5
5.5
160
185
155
180
2.7
4.4
185
215
182
210
6.0
6.0
150
170
148
165
3.0
5.0
170
195
165
190
6.5
6.5
140
160
138
155
3.4
6.0
150
170
148
165
7.0
7.0
135
155
132
150
3.8
6.7
140
160
138
155
7.5
7.5
128
145
125
140
4.0
7.5
128
145
125
140
8.5
8.5
110
125
110
125
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 1.02 11/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/38
© 2002, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
【Sample】 HDC1000 && UCC28910
[i=s]This post was last edited by lmx on 2015-4-23 23:48[/i] [font=宋体][size=4][color=#000000]I am planning to make a smart home project recently and need to use sensors. I saw EEWORLD's "Apply for TI ...
lmx TI Technology Forum
Embedded Processor and DSP Selection Guide (ADI Classic)
Embedded Processors and DSP Selection Guide...
安_然 DSP and ARM Processors
About the voltage conversion accuracy of PT100 after AD acquisition and output by op amp
[img]http://hi.eeworld.net/attachment/201004/21/3276840_1271823836ssEO.jpg[/img] This figure shows the bridge voltage difference after the output of the operational amplifier, and after two-stage ampl...
10082888 Embedded System
Can you recommend a small strip digital tube, preferably with pictures?
I want to make a board recently, and I need to use a strip-shaped digital tube. I have a strip-shaped digital tube with 10 segments, about 3cm×1cm, which feels a bit big. Because I want to use several...
PtMao MCU
Multisim's RC Wen-type bridge oscillation circuit virtual simulation experiment
[color=#333333] By using Multisim to conduct virtual simulation experiments on RC Wen-type bridge oscillator circuits, the frequency selection characteristics, phase-frequency characteristics, oscilla...
qwqwqw2088 Analogue and Mixed Signal
Looking forward to more extensive cooperation to expand and strengthen the electronic information industry
Yesterday, Chengdu 30 TEDA Mobile Communication Technology Co., Ltd., invested and controlled by the 30th Research Institute of China Electronics Technology Group Corporation, was established and the ...
fighting Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1106  2533  2426  2024  285  23  52  49  41  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号