EEWORLDEEWORLDEEWORLD

Part Number

Search

NAND04GR3B3CN6E

Description
Flash, 512MX8, 35ns, PDSO48, 12 X 20 MM, ROHS COMPLIANT, PLASTIC, TSOP-48
Categorystorage    storage   
File Size999KB,59 Pages
ManufacturerNumonyx ( Micron )
Websitehttps://www.micron.com
Environmental Compliance  
Download Datasheet Parametric View All

NAND04GR3B3CN6E Overview

Flash, 512MX8, 35ns, PDSO48, 12 X 20 MM, ROHS COMPLIANT, PLASTIC, TSOP-48

NAND04GR3B3CN6E Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerNumonyx ( Micron )
Parts packaging codeTSOP
package instructionTSOP1,
Contacts48
Reach Compliance Codeunknown
ECCN code3A991.B.1.A
Maximum access time35 ns
JESD-30 codeR-PDSO-G48
length18.4 mm
memory density4294967296 bit
Memory IC TypeFLASH
memory width8
Number of functions1
Number of terminals48
word count536870912 words
character code512000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP1
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Programming voltage1.8 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width12 mm
NAND512-B, NAND01G-B NAND02G-B
NAND04G-B NAND08G-B
512 Mbit, 1 Gbit, 2 Gbit, 4 Gbit, 8 Gbit
2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory
PRELIMINARY DATA
FEATURES SUMMARY
HIGH DENSITY NAND FLASH MEMORIES
– Up to 8 Gbit memory array
– Up to 64Mbit spare area
– Cost effective solutions for mass storage
applications
NAND INTERFACE
– x8 or x16 bus width
– Multiplexed Address/ Data
– Pinout compatibility for all densities
SUPPLY VOLTAGE
– 1.8V device: V
DD
= 1.7 to 1.95V
– 3.0V device: V
DD
= 2.7 to 3.6V
PAGE SIZE
– x8 device: (2048 + 64 spare) Bytes
– x16 device: (1024 + 32 spare) Words
BLOCK SIZE
– x8 device: (128K + 4K spare) Bytes
– x16 device: (64K + 2K spare) Words
PAGE READ / PROGRAM
– Random access: 25µs (max)
– Sequential access: 50ns (min)
– Page program time: 300µs (typ)
COPY BACK PROGRAM MODE
– Fast page copy without external buffering
CACHE PROGRAM AND CACHE READ
MODES
– Internal Cache Register to improve the
program and read throughputs
FAST BLOCK ERASE
– Block erase time: 2ms (typ)
STATUS REGISTER
ELECTRONIC SIGNATURE
CHIP ENABLE ‘DON’T CARE’
– for simple interface with microcontroller
AUTOMATIC PAGE 0 READ AT POWER-UP
– Boot from NAND support
SERIAL NUMBER OPTION
Figure 1. Packages
TSOP48 12 x 20mm
USOP48 12 x 17 x 0.65mm
FBGA
VFBGA63 9.5 x 12 x 1mm
TFBGA63 9.5 x 12 x 1.2mm
LFBGA63 9.5 x 12 x 1.4mm
DATA PROTECTION
– Hardware and Software Block Locking
– Hardware Program/Erase locked during
Power transitions
DATA INTEGRITY
– 100,000 Program/Erase cycles
– 10 years Data Retention
RoHS COMPLIANCE
– Lead-Free Components are Compliant
with the RoHS Directive
DEVELOPMENT TOOLS
– Error Correction Code software and
hardware models
– Bad Blocks Management and Wear
Leveling algorithms
– PC Demo board with simulation software
– File System OS Native reference software
– Hardware simulation models
1/59
February 2005
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
The USB interface of the company computer is blocked. How can I solve it and use the USB flash drive normally?
The USB port of the company computer is blocked. I reinstalled the system myself, but still cannot use the USB drive normally....
asinc Embedded System
Asking for advice: When using the P1.0 port of 89S52 as the input of an external falling edge triggered counter, how should I configure the T2 related registers?
// Initialize external counter T2 T2CON = 0x2; // Set the C/T2 flag of the T2CON register to 1, start counting externally, and trigger the count on the falling edge T2MOD = 0x0; TR2=1; RCAP2H = 0xff; ...
2008pcu Embedded System
Having trouble with sprintf() function in LCD application
[i=s] This post was last edited by Dangdangdang on 2016-8-17 17:19[/i] Let me first post the application of my sprintf() function in the 12864 LCD display program void display() //LCD display function...
铛铛铛挡 Microcontroller MCU
ZigBee: Who will have the last laugh? (2)
ZigBee uses 8051 as the main line, which has the following benefits for users: 1. No need to relearn the microprocessor structure principle, no need to re-familiarize with the compilation/debugging to...
kandy2059 RF/Wirelessly
saber
Please give me a tutorial on how to use Saber!...
305374869 LED Zone
Discussion on the project development cycle and cost of camera signal acquisition and display
Recently, a client approached me to do a project, which mainly involves camera data signal acquisition and display, using FPGA technology. Since it is my first time to take a private job, I am not sur...
jerrywike FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2303  143  1964  2452  1199  47  3  40  50  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号