EEWORLDEEWORLDEEWORLD

Part Number

Search

TS(X)PC603EVGB/C3LL

Description
RISC Microprocessor, 32-Bit, 100MHz, CMOS, CBGA255, CERAMIC, BGA-255
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size632KB,38 Pages
ManufacturerThales Group
Download Datasheet Parametric View All

TS(X)PC603EVGB/C3LL Overview

RISC Microprocessor, 32-Bit, 100MHz, CMOS, CBGA255, CERAMIC, BGA-255

TS(X)PC603EVGB/C3LL Parametric

Parameter NameAttribute value
MakerThales Group
Parts packaging codeBGA
package instruction,
Contacts255
Reach Compliance Codeunknown
ECCN code3A001.A.3
Address bus width32
bit size32
boundary scanYES
maximum clock frequency100 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-CBGA-B255
low power modeYES
Number of terminals255
Maximum operating temperature110 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
speed100 MHz
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal locationBOTTOM
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
TSPC603E
PowerPC 603e™ RISC MICROPROCESSOR Family
PID6-603e Specification
DESCRIPTION
The PID6-603e implementation of PC603e (after named 603e)
is a low-power implementation of reduced instruction set com-
puter (RISC) microprocessors PowerPC™ family. The 603e
implements 32-bit effective addresses, integer data types of 8,
16 and 32 bits, and floating-point data types of 32 and 64 bits.
The 603e is a low-power 3.3-volt design and provides four soft-
ware controllable power-saving modes.
The 603e is a superscalar processor capable of issuing and
retiring as many as three instructions per clock. Instructions
can execute out of order for increased performance ; however,
the 603e makes completion appear sequential. The 603e inte-
grates five execution units and is able to execute five instruc-
tions in parallel.
The 603e provides independent on-chip, 16-Kbyte, four-way
set-associative, physically addressed caches for instructions
and data and on-chip instruction and data memory manage-
ment units (MMUs). The MMUs contain 64-entry, two-way set-
associative, data and instruction translation lookaside buffers
that provide support for demand-paged virtual memory
address translation and variable-sized block translation.
The 603e has a selectable 32 or 64-bit data bus and a 32-bit
address bus. The 603e interface protocol allows multiple mas-
ters to complete for system resources through a central exter-
nal arbiter. The 603e supports single-beat and burst data
transfers for memory accesses, and supports memory-
mapped I/O.
The 603e uses an advanced, 3.3-V CMOS process technology
and maintains full interface compatibility with TTL devices.
The 603e integrates in system testability and debugging fea-
tures through JTAG boundary-scan capability.
CERQUAD 240
A suffix
CERQUAD 240
Ceramic Leaded Chip Carrier
MAIN FEATURES
H
2.4 SPECint95, 2.1 SPECfp95 @ 100 MHz (estimated)
H
Superscalar (3 instructions per clock peak).
H
Dual 16KB caches.
H
Selectable bus clock.
H
32-bit compatibility PowerPC implementation.
H
On chip debug support.
H
P
D
typical = 3.2 Watts (100 MHz), full operating conditions.
H
Nap, doze and sleep modes for power savings.
H
Branch folding.
H
64-bit data bus (32-bit data bus option).
H
4-Gbyte direct addressing range.
H
Pipelined single/double precision float unit.
H
H
H
H
IEEE 754 compatible FPU.
IEEE P 1149-1 test mode (JTAG/C0P).
f
int
max = 100/120/133 MHz.
f
bus
max = 66 MHz.
Compatible CMOS input
TTL Output.
G suffix
CBGA 255
Ceramic Ball Grid Array
SCREENING / QUALITY / PACKAGING
This product is manufactured in full compliance with :
H
MIL-STD-883 class B or According to TCS standards
H
Upscreenings based upon TCS standards
H
Full military temperature range (T
c
= -55°C, T
c
= +125°C)
Industrial temperature range (T
c
=
40°C, T
c
= +110°C)
H
V
CC
= 3.3 V
±
5 %.
H
240 pin Cerquad or 255 pin CBGA packages
December1998
1/38
A few tips on XILINX FPGA design
Tips on XILINX FPGA design 1. Use a global clock buffer BUFG for the clock signal 2. Try to use only one clock edge to register data 3. Do not generate clocks internally except for the clocks generate...
cobble1 FPGA/CPLD
EE_FPGA V1.0 Debugging Progress (Updated on 2010.10.17)
front:Reverse:Current progress: 1. Minimum system operation 2. LED work 3. Key work 4. The USB to serial port driver is normal and the serial port works normallyThe pictures will be posted later, plea...
chenzhufly FPGA/CPLD
DesignStellaris: Bicycle ABS brake system based on LM3S9B96, source code download available
The innovative design of Stellaris that I want to share with netizens today is a bicycle ABS brake system. I hope you will like it.After TI acquired Luminary in 2009, it held another Stellaris Innovat...
Study_Stellaris Microcontroller MCU
【Atmel SAM R21 Creative Competition Weekly Plan】 01 AS6 and Example Trial
It's been a while since I got the board, so I'll get familiar with the environment when I have some free time. Let's see how to use AS. I won't talk about the installation, it's quite big, but MDK or ...
johnrey MCU
MAX32630FTHR Design Notes (9): Analog I2C protocol driver similar to STM32F4 (developed on KEIL platform)
MAX32630 comes with its own I2C protocol and can directly call the corresponding library function. We know that the typical I2C protocol of the STM32F4 library function uses the output high and low le...
Justice_Gao DIY/Open Source Hardware
How to set the resolution of Intel integrated graphics card in Ubuntu 12.04
Ubuntu 12.04, because the computer is Intel integrated graphics, which is open source, so there is no need to install graphics card drivers. But after installation, the monitor resolution cannot be ad...
fish001 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2493  639  50  737  2293  51  13  2  15  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号