EEWORLDEEWORLDEEWORLD

Part Number

Search

X28C512EM-12

Description
5 Volt, Byte Alterable E2PROM
File Size119KB,25 Pages
ManufacturerXicon Passive Components
Websitehttp://www.xicor.com
Download Datasheet View All

X28C512EM-12 Overview

5 Volt, Byte Alterable E2PROM

X28C512/X28C513
512K
X28C512/X28C513
5 Volt, Byte Alterable E
2
PROM
64K x 8 Bit
FEATURES
Access Time: 90ns
Simple Byte and Page Write
—Single 5V Supply
— No External High Voltages or V
PP
Control
Circuits
—Self-Timed
—No Erase Before Write
—No Complex Programming Algorithms
—No Overerase Problem
Low Power CMOS:
—Active: 50mA
—Standby: 500
µ
A
Software Data Protection
—Protects Data Against System Level
Inadvertant Writes
High Speed Page Write Capability
Highly Reliable Direct Write™ Cell
—Endurance: 100,000 Write Cycles
—Data Retention: 100 Years
Early End of Write Detection
—DATA Polling
—Toggle Bit Polling
TSOP
A11
A9
A8
A13
A14
NC
NC
NC
WE
VCC
NC
NC
NC
NC
A15
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
Two PLCC and LCC Pinouts
—X28C512
—X28C010 E
2
PROM Pin Compatible
—X28C513
—Compatible with Lower Density E
2
PROMs
DESCRIPTION
The X28C512/513 is an 64K x 8 E
2
PROM, fabricated
with Xicor’s proprietary, high performance, floating gate
CMOS technology. Like all Xicor programmable non-
volatile memories the X28C512/513 is a 5V only device.
The X28C512/513 features the JEDEC approved pinout
for bytewide memories, compatible with industry stan-
dard EPROMS.
The X28C512/513 supports a 128-byte page write op-
eration, effectively providing a 39µs/byte write cycle and
enabling the entire memory to be written in less than 2.5
seconds. The X28C512/513 also features
DATA
Polling
and Toggle Bit Polling, system software support schemes
used to indicate the early completion of a write cycle. In
addition, the X28C512/513 supports the Software Data
Protection option.
PIN CONFIGURATIONS
PLCC / LCC
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
A12
A15
NC
NC
VCC
WE
PLASTIC DIP
CERDIP
FLAT PACK
SOIC (R)
NC
NC
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
X28C512
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
VCC
WE
NC
A14
A13
A8
A9
A11
OE
A10
CE
I/O7
I/O6
I/O5
I/04
I/O3
X28C512
OE
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
NC
NC
VSS
NC
NC
I/O2
I/O1
I/O0
A0
A1
A2
A3
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
30
32 31 29
54 3 2
1
6
28
7
27
26
8
X28C512
25
9
(TOP VIEW)
24
10
11
23
12
22
13
15 16 17 18 19 20 21
14
NC
A14
A13
A8
A9
A11
OE
A10
CE
I/O7
3856 FHD F03
I/O1
I/O2
VSS
A7
A12
A14
A15
VCC
WE
PGA
I/O0
I/O2
I/O3
I/O5
I/O6
15
17
19
21
22
A1
13
A2
12
A4
10
A6
A0
14
A3
11
A5
9
A7
7
A15
5
NC
4
NC
2
NC
3
VCC
NC
36
34
NC
1
WE
35
BOTTOM
VIEW
CE
I/O1
VSS
I/O4
I/O7
16
18
20
23
24
A10
25
A11
27
A8
29
NC
32
NC
33
OE
26
A9
28
A13
30
A14
31
8
A6
A5
A4
A3
A2
A1
A0
NC
I/O0
6
A12
30
32 31 29
54 3 2
1
6
28
7
27
26
8
X28C513
25
9
(TOP VIEW)
24
10
11
23
12
22
13
15 16 17 18 19 20 21
14
I/O1
I/O2
VSS
NC
I/O3
I/O4
I/O5
A13
3856 ILL F22
I/O3
I/O4
I/O5
I/O6
A8
A9
A11
NC
OE
A10
CE
I/O7
I/O6
3856 FHD F01
3856 FHD F02
3856 FHD F04
© Xicor, Inc. 1991, 1995, 1996 Patents Pending
3856-3.2 8/5/97 T1/C0/D0 EW
1
Characteristics subject to change without notice
When drawing the package in Allegro PCB, is the coordinate origin taken as the first pin of the chip or the physical center of the chip?
1. What is the difference between the two when mounting? 2. Can these two different packaging methods be used on the same PCB board? 3. Can they be easily changed (the coordinate origin is changed aft...
feaven PCB Design
MATLAB program for dynamic obstacle avoidance using artificial potential field method
As the title says, static obstacles are already there, how to make them dynamic? The best result is that all target obstacles are dynamic. It can track the target in real time and avoid obstacles. Tha...
不懂401 Embedded System
Hot-swapping issues with multiple signal pins
There is a backplane with a PCIE16 socket, and a control board needs to be designed to connect to it. The backplane provides power, and there are nearly 60 control and status signals that need to be h...
yuchunyugo PCB Design
BMP picture format analysis
[i=s]This post was last edited by paulhyde on 2014-9-15 09:20[/i]The bmp image consists of three parts: BITMAPFILEHEADER structure, BITMAPINFO structure, and DIB data area. DIB means Device-Independen...
cuizhihao Electronics Design Contest
Can I use DSP's CLKOUT as the global clock of FPGA?
Can I use the DSP's CLKOUT as the FPGA's global clock?...
Lemontree FPGA/CPLD
The current status of the development of domestic PLC--China Automation Network Market Research Department
Section 1 Development History of Domestic PLC As the preferred product for discrete control, PLC has been used in my country for 30 years. Since PLC entered China in the late 1970s, its application ha...
wanggq Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 175  1874  722  2005  1864  4  38  15  41  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号