EEWORLDEEWORLDEEWORLD

Part Number

Search

A42MX09-3PL84MX79

Description
Field Programmable Gate Array, 336 CLBs, 14000 Gates, CMOS, PQCC84, PLASTIC, LCC-84
CategoryProgrammable logic devices    Programmable logic   
File Size880KB,123 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

A42MX09-3PL84MX79 Overview

Field Programmable Gate Array, 336 CLBs, 14000 Gates, CMOS, PQCC84, PLASTIC, LCC-84

A42MX09-3PL84MX79 Parametric

Parameter NameAttribute value
MakerMicrosemi
package instructionQCCJ,
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
Other featuresCAN ALSO BE OPERATED AT 3.3V I/O SUPPLY
Combined latency of CLB-Max1.6 ns
JESD-30 codeS-PQCC-J84
length29.3116 mm
Configurable number of logic blocks336
Equivalent number of gates14000
Number of terminals84
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize336 CLBS, 14000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Package shapeSQUARE
Package formCHIP CARRIER
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.57 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
width29.3116 mm
v6.0
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
HiRel Features
Commercial, Industrial, Automotive, and Military
Temperature Plastic Packages
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Ease of Integration
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
High Performance
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
January 2004
© 2004 Actel Corporation
i
See the Actel website (www.actel.com) for the latest version of this datasheet.
How to correctly measure LED power supply (professional)
For general lighting, LED technology can already meet the requirements of producing high-quality lamps, but when producing high-quality LED lamps , it is necessary to master the knowledge of three fie...
qwqwqw2088 LED Zone
Tilcon5.9 QT
[table=98%] [tr][td]I have vxworks6.9.4 (workbench3.3), QT4.8.5 commercial version source code (everywhere version, supports vxworks and other platforms) and tilcon5.9. If you need it, please contact ...
etkingfa Embedded System
EEWORLD University ---- Detailed explanation of PRUSS development
Detailed explanation of PRUSS development : https://training.eeworld.com.cn/course/473...
chenyy MCU
My view on the competition between "Mobile Real Name and Mobile Shopping Mall" and "Mobile Industry Portal" in the 3G market
In January 2009, the Ministry of Industry and Information Technology issued 3G licenses to the three major operators, China Mobile, China Telecom and China Unicom. It seemed that overnight, the atmosp...
动画超人 RF/Wirelessly
[AN-1067 Application Note] Power Spectral Density of Phase Noise and Jitter: Theory, Data Analysis, and Experimental Results
Introduction: Jitter in the sampling clocks of analog-to-digital and digital-to-analog converters limits the maximum achievable signal-to-noise ratio....
EEWORLD社区 ADI Reference Circuit
Moderator Chip Coin Rewards in May 2011!
Moderator Chip Coins Distribution Requirements: Monthly Online Time>30 hours Monthly Posts>30 Posts Some Small Rules for Moderators: [url=https://bbs.eeworld.com.cn/thread-77551-1-1.html]https://bbs.e...
EEWORLD社区 Suggestions & Announcements

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2801  779  970  1465  2661  57  16  20  30  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号