EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8162ZV36AGB-300I

Description
ZBT SRAM, 512KX36, 5ns, CMOS, PBGA119, PLASTIC, BGA-119
Categorystorage    storage   
File Size884KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance  
Download Datasheet Parametric View All

GS8162ZV36AGB-300I Overview

ZBT SRAM, 512KX36, 5ns, CMOS, PBGA119, PLASTIC, BGA-119

GS8162ZV36AGB-300I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionBGA,
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B119
JESD-609 codee1
length22 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals119
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.99 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Preliminary
GS8162ZV18A(B/D)/GS8162ZV36A(B/D)/GS8162ZV72A(C)
119, 165, & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• On-chip parity encoding and error detection
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165-, or 209-Bump BGA package
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
cycles.
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8162ZV18A(B/D)/V36A(B/D)/V72A(C) may be
configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in
addition to the rising-edge-triggered registers that capture input
signals, the device incorporates a rising edge triggered output
register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge-triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8162ZV18A(B/D)/V36A(B/D)/V72A(C) is
implemented with GSI's high performance CMOS technology
and is available in a JEDEC-standard 119-bump (x18 & x36),
165-bump (x18 & x36), or 209-bump (x72) BGA package.
Functional Description
The GS8162ZV18A(B/D)/V36A(B/D)/V72A(C) is an 18Mbit
Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT,
NtRAM, NoBL or other pipelined read/double late write or
flow through read/single late write SRAMs, allow utilization
of all available bus bandwidth by eliminating the need to insert
deselect cycles when the device is switched from read to write
-350
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
1.8
2.0
2.85
395
455
4.5
4.5
270
305
Parameter Synopsis
-333
2.0
2.2
3.0
370
430
4.7
4.7
250
285
-300
2.2
2.5
3.3
335
390
495
5.0
5.0
230
270
345
-250
2.3
2.6
4.0
280
330
425
5.5
5.5
210
240
315
-200
2.7
2.8
5.0
230
270
345
6.5
6.5
185
205
275
-150
3.3
3.3
6.7
185
210
270
7.5
7.5
170
190
250
Unit
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/36
© 2003, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2334  2183  552  1645  1069  47  44  12  34  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号