EEWORLDEEWORLDEEWORLD

Part Number

Search

SED1601FAA

Description
Liquid Crystal Driver, 80-Segment, CMOS, PQFP100
CategoryAnalog mixed-signal IC    Drivers and interfaces   
File Size51KB,10 Pages
ManufacturerSeiko Epson Corporation
Download Datasheet Parametric View All

SED1601FAA Overview

Liquid Crystal Driver, 80-Segment, CMOS, PQFP100

SED1601FAA Parametric

Parameter NameAttribute value
MakerSeiko Epson Corporation
package instructionQFP,
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresSELECTABLE DISPLAY DUTY RATIO 1/100 TO 1/300
data entry modePARALLEL
display modeDOT MATRIX
Input propertiesSTANDARD
Interface integrated circuit typeLIQUID CRYSTAL DISPLAY DRIVER
JESD-30 codeR-PQFP-G100
Multiplex display functionNO
Nominal negative supply voltage-5 V
Number of functions1
Number of segments80
Number of terminals100
Maximum operating temperature75 °C
Minimum operating temperature-20 °C
Output characteristicsTOTEM-POLE
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Package shapeRECTANGULAR
Package formFLATPACK
Certification statusNot Qualified
Supply voltage 1-max-28 V
Mains voltage 1-minute-12 V
Supply voltage1-Nom-15 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL EXTENDED
Terminal formGULL WING
Terminal locationQUAD
minfmax6 MHz

SED1601FAA Preview

SED1601
CMOS DOT MATRIX HIGH DUTY LCD DRIVER
High Voltage Resistant
80-bit to 1/300 in Display Duty Output
1/100 High Voltage Resistant Process
CMOS
s
DESCRIPTION
The SED1601 is an 80-output dot matrix LCD segment (column) driver for driving a high-capacity LCD panel
at duty cycles higher than 1/100 (up to 1/300). The LSI has a wide range of the LCD driving voltages. Due
to the architecture of the SED1601, the LCD driving voltage, V0, is isolated from V
DD
supply. This provides
the ability to adjust the offset bias independently of V
DD
. These unique features allow the SED1601 to
interface with a variety of LCD panels. The SED1601 does not require a controller to output an enable signal
to implement daisy chain technology. This provides for easy interfacing with LCD controllers such as the
SED1330, SED1351, SED1335 or the SED1341.
The SED1601 is used in conjunction with the SED1610 (86 row driver) or the SED1630 (68-bit row driver)
and SED1631 (100 row driver) or the SED1632 (86-bit row driver), SED1633 (100-bit row driver) and
SED1634 (100-bit row driver) to drive a large-capacity dot matrix LCD panel.
s
FEATURES
Low-power CMOS technology
80-bit segment (column) driver
High-speed 8-bit bus
Duty cycle ............................... 1/100 to 1/300
Output shift direction pin selectable
Shift clock frequency .............. 6.5MHz max
Ability to adjust offset bias of the LCD source from
V
DD
Daisy chain enable support
No enable signal by controller is required
Wide range of LCD voltage .... –12V to –28V
Supply voltage ........................ 5.0V
±
10%
QFP5-100
Package ....... DIE: Al padpin (F(D) )
chip
AA
AA
s
SYSTEM BLOCK DIAGRAM
D0 ~ D7
XSCL
LP, FR
YSCL
YD
LCD
CONTR
SED1601
80
SED1630 68 COM
SED1601
80
SED1601
80
SED1601
80
320 SEG
×
136 COM
DUTY: 1/136
SED1630 68 COM
479
SED1601
s
BLOCK DIAGRAM
V
DD
V
SS
V0
V2
V3
V5
FR
Level Shifter
80 bit
Voltage
Control
LCD Driver
80 bit
LP
D0
D1
D2
D3
D4
D5
D6
D7
SHL
EIO1
EIO2
XSCL
Register 2
80 bit
Data
Control
8
Register 1
Enable
Control
ø1 ø2
Clock Generator
s
PINOUT
SEG79
SEG78
SEG77
SEG76
SEG75
SEG74
SEG73
SEG72
SEG71
SEG70
SEG69
SEG68
SEG67
SEG66
SEG65
SEG64
SEG63
SEG62
SEG61
SEG60
SEG59
SEG58
SEG57
SEG56
SEG55
SEG54
SEG53
SEG52
SEG51
SEG50
EIO2
D0
D1
D2
D3
D4
D5
D6
D7
V
DD
V
SS
V0
V2
V3
V5
SHL
XSCL
LP
FR
EIO1
80
75
70
65
60
55
SEG79
SEG0
SEG1
SEG2
ø20
50
85
45
90
SED1601
Index
40
95
35
100
1
5
10
15
20
25
30
SEG49
SEG48
SEG47
SEG46
SEG45
SEG44
SEG43
SEG42
SEG41
SEG40
SEG39
SEG38
SEG37
SEG36
SEG35
SEG34
SEG33
SEG32
SEG31
SEG30
SEG0
SEG1
SEG2
SEG3
SEG4
SEG5
SEG6
SEG7
SEG8
SEG9
SEG10
SEG11
SEG12
SEG13
SEG14
SEG15
SEG16
SEG17
SEG18
SEG19
SEG20
SEG21
SEG22
SEG23
SEG24
SEG25
SEG26
SEG27
SEG28
SEG29
480
SED1601
s
PIN DESCRIPTION
Pin Name
SEG0 to SEG79
D0 TO D7
XSCL
LP
EI01, EI02
SHL
I/O
O
I
I
I
I/O
I
Function
LCD driving segment (column) outputs.
Each output changes at the falling edge of LP.
Display data inputs.
Shift clock of display data (falling edge trigger).
Latch pulse of display data (falling edge trigger).
Enable I/O, which is controlled by SHL input. Output is reset by LP, and
automatically falls when 80 bits of data are taken in.
Shift direction selection and EIO pin I/O control.
When data (a, b, c, d, e, f, g, h) (i, j, k, l, m, n, o, p)······(s, t, u, v, w, x, y, z) are
input to pins (D7, D6, D5, D4, D3, D2, D1, D0) respectively, the following
relation is established between the data and segment outputs:
SEG
EIO
SHL
79 78 77 76 75 74 73 72 ...... 3 2 1 0
1
2
L
H
FR
V
DD
, V
SS
V0, V2, V3, V5
I
Power
Supplies
Power
Supplies
a
z
b
y
c
x
d
w
e
v
f
u
g
t
h ...... w
s ...... d
x
c
y
b
z
a
Output
Intput
Input
Output
AC signal of LCD driving outputs.
Logic circuit power.
LCD driving power.
V
DD
: 0 V (GND)
V
SS
: –5.0 V
V5: –12 to –28 V
V
DD
V0
V2 > V3
V5
s
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings
(V
DD
= 0 V)
Parameter
Supply voltage (1)
Supply voltage (2)
Supply voltage (2)
Input voltage (1)
Output voltage (1)
Output current (1)
Output current (2)
Allowable power dissipation
Operating temperature
Storage temperature
Soldering temperature, time
Symbol
V
SS
V5
V0, V2, V3*
V
I
V
O
I
O
I
OSEG
P
D
T
opr
T
stg
T
sol
Ratings
–7.0 to +0.3
–30.0 to +0.3
V5 –0.3 to +0.3
V
SS
–0.3 to +0.3
V
SS
–0.3 to +0.3
20
20
300
–20 to +75
–65 to +150
260°C, 10 s (at lead)
Unit
V
V
V
V
V
mA
mA
mW
°C
°C
* V0, V2 and V3 must always satisfy the condition: V
DD
V0
V2
V3
V5.
481
SED1601
DC Electrical Characteristics
Parameter
Symbol
V
SS
V5
V0
V2
V3
V
IH
V
IL
V
OH
V
OL
I
LI
I
LI/O
I
OH
= –0.6 mA
I
OL
= 0.6 mA
V
SS
V
I
0 V
V
SS
V
I
0 V
V5 = –12.0 to –28.0 V
V
IH
= V
DD
, V
IL
= V
SS
–20.0V
Output resistance
R
SEG
Recommended value
Recommended value
Recommended value
Condition
(Unless otherwise specified, V
DD
= V0 = 0V,
V
SS
= –5.0 V
±
10%, T
a
= –20 to 75°C)
Pin
V
SS
V5
V0
V2
V3
EI01, EI02,
XSCL, LP,
D0 to D7,
FR, SHL
Min
–5.5
–28.0
–2.5
5/9·V5
V5
0.2V
SS
–0.4
Typ
–5.0
1.4
1.7
2.7
120
Max
–4.5
–12.0
–8.0
0
V0
4/9·V5
0.8V
SS
V
SS
+0.4
2.0
5.0
25
3.5
4.5
8.0
500
Unit
V
V
V
V
V
V
V
V
V
µA
µA
µA
Operating voltage (1)
Recommended op. voltage
Minimum operating voltage
Operating voltage (2)
Operating voltage (3)
Operating voltage (4)
“H” input voltage
“L” input voltage
“H” output voltage
“L” output voltage
Input leakage current
Stand-by current
EI01, EI02
D0 to D7, LP
XSCL, SHL, FR
EI01, EI02
I
DDS
V
DD
|
∆V
ON
|
= 0.5V
V5 –14.0V SEG0 to
SEG79
–8.0V
V
SS
= –5.0 V, V
IH
= V
DD
V
IL
= V
SS
,
f
XSCL
= 1.92 MHz
f
LP
= 12 kHz, Frame period
= 60 Hz; Input data:
Inverted bit by bit; No-load
V
SS
= –5.0 V, V2 = –4.0 V
V3 = –16.0 V, V5 = –20.0 V
All other conditions are
same as I
SSO1
kΩ
Current dissipation (1)
I
SSO1
V
SS
µA
Current dissipation (2)
I
SSO2
V5
D0 to D7, LP
20
100
µA
pF
pF
Input capacitance
C
I
C
I/O
T
a
= 25°C
XSCL, SHL, FR
8.0
15.0
EI01, EI02
482
SED1601
AC Electrical Characteristics
Parameter
XSCL period
XSCL “H” pulse width
XSCL “L” pulse width
Data setup time
Data hold time
XSCL-rise to LP-rise time
XSCL-fall to LP-fall time
LP-rise to XSCL-rise time
LP-fall to XSCL-fall time
LP “H” pulse width
LP “L” pulse width
Allowable FR delay time
Enable “H” setup time
Enable “H” hold time
Enable “L” setup time
Enable “L” hold time
Input signal rise time
Input signal fall time
Symbol
Conditions
(V
SS
= –5.0 V
±10%,
T
a
= –20 to 75°C)
Min
166
70
70
60
40
0
70
70
70
70
230
–500
40
0
0
0
Typ
Max
500
50*
50*
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
CCL
t
WCLH
t
WCLL
t
DS
t
DH
t
LD
t
SL
t
LS
t
LH
t
WLPH
t
WLPL
t
DFR
t
suEIH
t
hEIH
t
suEIL
t
hEIL
t
r
t
f
t
r
,
t
f
10 ns
* Note:
The specifications for tr and tf are provided to prevent a malfunction which may occur when noise is mixed with a slow-down
signal. To assure high-speed XSCL, both tr and tf must satisfy the following relation:
t
r
,
t
f
<
t
CCL
– (
t
WCLH
+
t
WCLL
)
2
483
China's 3G standard passed national acceptance and key technologies were verified
On December 24, the Ministry of Information Industry recently made at least two summaries on TD-SCDMA. One was a summary of the first phase of the TD-SCDMA friendly user number release, and the other ...
changjiang RF/Wirelessly
Please recommend
I want to make a battery-powered device with relatively complex functions. It is in power saving mode most of the time. I don't know whether to use MSP430 or STM8L. I would like to ask the seniors for...
remark09 stm32/stm8
Are there any Chinese GPRS services that provide public IP?
If not, how can I find it on the internet?...
damafeng Embedded System
USB Type-C Synchronous Charging Controller IC
The bq25703A and bq25700A synchronous charging controllers enable efficient charging of end devices such as laptops, tablets, power banks, drones, and smart home applications through USB Type-C and ot...
qwqwqw2088 Analogue and Mixed Signal
"Low-carbon" concept, "green" power supply - the view of "TI", one of the power supply giants
Pay more attention to safety. Following a series of safety accidents, such as Sony batteries catching fire in Dell laptops and battery explosions of well-known mobile phone manufacturers, the Chinese ...
雪山飞狐 Analogue and Mixed Signal
Things You Must Know About FPGA
1. Not familiar with the internal structure of FPGA and the basic principles of programmable logic devices .Why isFPGA programmable? I'm afraid many novices don't know, and they don't want to know. Be...
chen8710 MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 458  2316  1562  737  2327  10  47  32  15  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号