EEWORLDEEWORLDEEWORLD

Part Number

Search

MBM29DL162TD-12PBT

Description
Flash, 1MX16, 120ns, PBGA48, PLASTIC, FBGA-48
Categorystorage    storage   
File Size1MB,76 Pages
ManufacturerFUJITSU
Websitehttp://edevice.fujitsu.com/fmd/en/index.html
Download Datasheet Parametric View All

MBM29DL162TD-12PBT Overview

Flash, 1MX16, 120ns, PBGA48, PLASTIC, FBGA-48

MBM29DL162TD-12PBT Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerFUJITSU
package instructionTFBGA, BGA48,6X8,32
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time120 ns
Other featuresCONFIGURABLE AS 1M X 16
Spare memory width8
startup blockTOP
command user interfaceYES
Universal Flash InterfaceYES
Data pollingYES
JESD-30 codeR-PBGA-B48
JESD-609 codee0
length9 mm
memory density16777216 bit
Memory IC TypeFLASH
memory width16
Number of functions1
Number of departments/size8,31
Number of terminals48
word count1048576 words
character code1000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA48,6X8,32
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3/3.3 V
Programming voltage3 V
Certification statusNot Qualified
ready/busyYES
Maximum seat height1.2 mm
Department size8K,64K
Maximum standby current0.000005 A
Maximum slew rate0.05 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitYES
typeNOR TYPE
width8 mm
FUJITSU SEMICONDUCTOR
DATA SHEET
DS05-20874-4E
FLASH MEMORY
CMOS
16M (2M
×
8/1M
×
16) BIT
MBM29DL16XTD/BD
-70/90/12
s
FEATURES
Dual Operation
• 0.33
µm
Process Technology
• Simultaneous Read/Write operations (dual bank)
Multiple devices available with different bank sizes (Refer to Table 1)
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
• Single 3.0 V read, program, and erase
Minimizes system level power requirements
(Continued)
s
PRODUCT LINE UP
Part No.
V
CC
= 3.3 V
Ordering Part No.
V
CC
= 3.0 V
Max. Address Access Time (ns)
Max. CE Access Time (ns)
Max. OE Access Time (ns)
+0.3 V
–0.3 V
+0.6 V
–0.3 V
MBM29DL16XTD/MBM29DL16XBD
70
70
70
30
90
90
90
35
12
120
120
50
s
PACKAGES
48-pin plastic TSOP (I)
Marking Side
48-pin plastic TSOP (I)
48-pin plastic FBGA
Marking Side
(FPT-48P-M19)
(FPT-48P-M20)
(BGA-48P-M13)
Embedded Erase
TM
and Embedded Program
TM
are trademarks of Advanced Micro Devices, Inc.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 739  998  1980  374  2162  15  21  40  8  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号