EEWORLDEEWORLDEEWORLD

Part Number

Search

530NB1397M00DG

Description
LVDS Output Clock Oscillator, 1397MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530NB1397M00DG Overview

LVDS Output Clock Oscillator, 1397MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530NB1397M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1397 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Junior student~~~Analog electronics~~~
[i=s]This post was last edited by paulhyde on 2014-9-15 09:47[/i] [font=仿宋_GB2312][size=14pt]I am already a junior at the beginning of the school year, but I still feel empty inside. My knowledge of e...
qubiezhen Electronics Design Contest
How to synchronize the wince4.1 simulator of vs2003 with the PC?
I have searched online for a day and still have no clue. It says that wince5.0 can be synchronized, but I can't find it on the Microsoft website. There is only one Windows Mobile 5.0 Emulator Images f...
linlaser Embedded System
How to make wince run in RAM
I downloaded wince5.0 in flash, and found that many modules were running in flash when running. The speed was very slow and I couldn't debug. I have added CONFIG COMPRESSION=ON KERNELFIXUPS=ON in conf...
lg159027 Embedded System
This year’s Spring Festival was really boring... But it may have some special meaning...
From New Year's Eve to the sixth day of the Lunar New Year, I turned off my phone and refused to receive any text messages or phone calls. I ignored the replay of the Spring Festival Gala and didn't e...
cardin6 Talking
Keystone 1 SPI NOR startup steps and precautions
1. The Rom Bootloader (RBL) started by DSP only accepts the Boot table file format. The compiled elf or coff (.out) file needs to be converted into the boot table format before it can be used. The con...
maylove DSP and ARM Processors
What op amp is best for high frequency signal processing?
I'm preparing for high-frequency questions recently. I've searched a lot of op amp materials online but couldn't find a chip that can handle (amplify and transform waveforms) around 100 MHz. Can anyon...
宽仔爱电子 Electronics Design Contest

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 119  1849  1678  1221  2346  3  38  34  25  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号