EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5334C-A00139-GMR

Description
PLL Based Clock Driver, S Series, 4 True Output(s), 0 Inverted Output(s), 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24
Categorylogic    logic   
File Size249KB,38 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

SI5334C-A00139-GMR Overview

PLL Based Clock Driver, S Series, 4 True Output(s), 0 Inverted Output(s), 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24

SI5334C-A00139-GMR Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Parts packaging codeQFN
package instruction4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24
Contacts24
Reach Compliance Codeunknown
Other featuresALSO OPERATES WITH 2.25V TO 2.75V, 2.97V TO 3.63V SUPPLY
seriesS
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeS-XQCC-N24
length4 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals24
Actual output times4
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.1 ns
Maximum seat height0.9 mm
Maximum supply voltage (Vsup)1.98 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width4 mm
minfmax710 MHz
Si5334
P
I N
- C
ONTR OLLED
A
N Y
- F
REQUENCY
, A
NY
- O
UTPUT
Q
U A D
C
L O C K
G
ENERATOR
Features
Low-power MultiSynth technology
enables independent, any-frequency
synthesis on four differential output
drivers
Highly-configurable output drivers
support up to four differential outputs
or eight single-ended clock outputs or
a combination of both
Low phase jitter: 0.7 ps RMS typ
High-precision synthesis allows true
0 ppm frequency accuracy on all
outputs
Flexible input reference
crystal: 8 to 30 MHz
input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz

CMOS

External
Independent output voltage per driver

1.5,

1.8,
1.8, 2.5, or 3.3 V
2.5, or 3.3 V
Independent core supply voltage
Frequency increment/decrement
feature enables glitchless frequency
adjustments in 1 ppm steps
Phase adjustment on each of the
output drivers with <20 ps steps
SSC on any or all outputs that is
compliant to PCI Express
Optional external feedback mode
allows zero-delay implementation
Loss-of-lock and loss-of-signal alarm
Simple pin control
Small size: 4x4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range:
–40 to +85 °C
Contact Silicon Labs for custom
versions
IN1
Ordering Information:
See page 32.
Pin Assignments
Independently-configurable outputs
support any frequency or format

LVPECL/LVDS:

HCSL:
Si5334
Transparent Top View
RSVD_GND
CLK0A
CLK0B
VDDO0
VDD
OEB
CLK1A
CLK1B
VDDO1
GND
IN4
IN5
IN6
VDDO2
CLK2A
CLK2B
LOSLOL
VDDO3
CLK3A
VDD
CLK3B
IN7
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Applications
Ethernet switch/router
PCI Express 2.0/3.0
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
IN2
IN3
Description
The Si5334 is a high performance, low jitter clock generator capable of
synthesizing any frequency on each of the device's four differential output
clocks. The device accepts an external reference clock or crystal and generates
four differential clock outputs, each of which is independently configurable to
any frequency up to 350 MHz and select frequencies to 710 MHz. Using Silicon
Labs' patented MultiSynth technology, each output clock is generated with very
low jitter and zero ppm frequency error. To provide additional design flexibility,
each output clock is independently configurable to support any signal format and
reference voltage. The Si5334 provides low jitter frequency synthesis with
outstanding frequency flexibility in a space-saving 4 x 4 mm QFN package. The
device configuration is factory or field programmed and, upon power up, the
device will begin operation in the predefined configuration without user
intervention. The device supports operation from a 1.8, 2.5, or 3.3 V core supply.
Rev. 1.0 8/12
Copyright © 2012 by Silicon Laboratories
Si5334

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1192  1690  411  601  1711  25  35  9  13  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号