EEWORLDEEWORLDEEWORLD

Part Number

Search

NAND512R3B3CN6F

Description
Flash, 64MX8, 35ns, PDSO48, 12 X 20 MM, ROHS COMPLIANT, PLASTIC, TSOP-48
Categorystorage    storage   
File Size999KB,59 Pages
ManufacturerNumonyx ( Micron )
Websitehttps://www.micron.com
Environmental Compliance  
Download Datasheet Parametric View All

NAND512R3B3CN6F Overview

Flash, 64MX8, 35ns, PDSO48, 12 X 20 MM, ROHS COMPLIANT, PLASTIC, TSOP-48

NAND512R3B3CN6F Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerNumonyx ( Micron )
Parts packaging codeTSOP
package instructionTSOP1,
Contacts48
Reach Compliance Codeunknown
ECCN code3A991.B.1.A
Maximum access time35 ns
JESD-30 codeR-PDSO-G48
length18.4 mm
memory density536870912 bit
Memory IC TypeFLASH
memory width8
Number of functions1
Number of terminals48
word count67108864 words
character code64000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP1
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Programming voltage1.8 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width12 mm
NAND512-B, NAND01G-B NAND02G-B
NAND04G-B NAND08G-B
512 Mbit, 1 Gbit, 2 Gbit, 4 Gbit, 8 Gbit
2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory
PRELIMINARY DATA
FEATURES SUMMARY
HIGH DENSITY NAND FLASH MEMORIES
– Up to 8 Gbit memory array
– Up to 64Mbit spare area
– Cost effective solutions for mass storage
applications
NAND INTERFACE
– x8 or x16 bus width
– Multiplexed Address/ Data
– Pinout compatibility for all densities
SUPPLY VOLTAGE
– 1.8V device: V
DD
= 1.7 to 1.95V
– 3.0V device: V
DD
= 2.7 to 3.6V
PAGE SIZE
– x8 device: (2048 + 64 spare) Bytes
– x16 device: (1024 + 32 spare) Words
BLOCK SIZE
– x8 device: (128K + 4K spare) Bytes
– x16 device: (64K + 2K spare) Words
PAGE READ / PROGRAM
– Random access: 25µs (max)
– Sequential access: 50ns (min)
– Page program time: 300µs (typ)
COPY BACK PROGRAM MODE
– Fast page copy without external buffering
CACHE PROGRAM AND CACHE READ
MODES
– Internal Cache Register to improve the
program and read throughputs
FAST BLOCK ERASE
– Block erase time: 2ms (typ)
STATUS REGISTER
ELECTRONIC SIGNATURE
CHIP ENABLE ‘DON’T CARE’
– for simple interface with microcontroller
AUTOMATIC PAGE 0 READ AT POWER-UP
– Boot from NAND support
SERIAL NUMBER OPTION
Figure 1. Packages
TSOP48 12 x 20mm
USOP48 12 x 17 x 0.65mm
FBGA
VFBGA63 9.5 x 12 x 1mm
TFBGA63 9.5 x 12 x 1.2mm
LFBGA63 9.5 x 12 x 1.4mm
DATA PROTECTION
– Hardware and Software Block Locking
– Hardware Program/Erase locked during
Power transitions
DATA INTEGRITY
– 100,000 Program/Erase cycles
– 10 years Data Retention
RoHS COMPLIANCE
– Lead-Free Components are Compliant
with the RoHS Directive
DEVELOPMENT TOOLS
– Error Correction Code software and
hardware models
– Bad Blocks Management and Wear
Leveling algorithms
– PC Demo board with simulation software
– File System OS Native reference software
– Hardware simulation models
1/59
February 2005
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Share information: Analysis of 3500W and 6000W high-end switching power supplies
Analysis of 3500W and 6000W High-End Switching Power Supplies This article analyzes the circuit design and component application characteristics of two 3500W high-end switching power supplies with DC ...
qwqwqw2088 Analogue and Mixed Signal
The process of WEBENCH design + microprocessor power supply design
Microprocessors are bound to be used in the design process. WEBENCH has designs for microprocessor and FPGA power supply. Open WEBENCH and select the FPGA/uP option. Select the appropriate processor. ...
闲云潭影 Analogue and Mixed Signal
How to burn into ADSP-21489
I'm asking for help from a friend. I created a project using SigmaStudio. How can I program this project into ADSP-21489 and keep the code of this project from being lost after power failure and resta...
永不言败 ADI Reference Circuit
How to read the sound card information without installing the sound card driver?
How to read the sound card information without installing the sound card driver? For example, how to read the ID of HD-AUDIO device HDAUDIO\FUNC_01&VEN_10EC&DEV_0862&SUBSYS_10EC0862&REV_1000?...
zxcvzxcv Embedded System
FPGA and MCU communication issues
As we all know, FPCA is generally powered by 3.3V, while the microcontroller is powered by 5V. In order to achieve communication between them, how to solve the voltage difference between them? Forget ...
zhangdaoyu FPGA/CPLD
What chip can realize the product ID number?
Can anyone tell me what chip can be used to generate the product ID? Thank you....
lonely Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1879  2352  440  2793  1556  38  48  9  57  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号