EEWORLDEEWORLDEEWORLD

Part Number

Search

530SC748M000DGR

Description
LVDS Output Clock Oscillator, 748MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530SC748M000DGR Overview

LVDS Output Clock Oscillator, 748MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SC748M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency748 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[Home smart lighting control and indoor environment monitoring system]--4. [RSL10] I2C control PCA9685 PWM output
I have been working on PWM output issues for the past two weeks, mainly to familiarize myself with and port ARM's CMSIS library. I encountered many problems during the whole process, and I would like ...
传媒学子 onsemi and Avnet IoT Innovation Design Competition
Chess clock based on cpld
1. Design Task: Design and make a timing system for chess competitions. The functional requirements are as follows: 1. The timing clock can respectively complete the timing of the specified time for A...
agiculture FPGA/CPLD
MPLAB Harmony Learning Part 3 - Creating a Harmony Project
[font=微软雅黑][size=5]This article is transferred from Microchip Wheat Field Forum——Author: chongcw[/size][/font] [font=Arial][color=rgb(0, 0, 0)][font=Arial][size=3][color=rgb(0, 0, 0)][size=3] [/size][...
橙色凯 Microchip MCU
Friends who have used parallel ports, I have encountered a strange problem. Can you help me find out?
I use the parallel port to simulate the SPI port and send commands to the device. I use the winio dynamic library, 2 to simulate scld, pin 4 is si and pin 15 is so. When simulating, there is no proble...
狂简 Embedded System
ZigBee Learning Notes_osal_nv_init()
[p=26, null, left][color=#000][font=Arial]The New Year is over, and I can continue to study. The progress is so slow. Today I will look at the osal_nv_init() function. The code is very simple as follo...
wateras1 RF/Wirelessly
stm32 orthogonal encoding program
[i=s]This post was last edited by weizhongc on 2015-7-27 09:54[/i] [code]void ENC_Init(void) { TIM_TimeBaseInitTypeDef TIM_TimeBaseStructure; TIM_ICInitTypeDef TIM_ICInitStructure; GPIO_InitTypeDef GP...
weizhongc stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 931  2190  977  529  2682  19  45  20  11  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号