EEWORLDEEWORLDEEWORLD

Part Number

Search

DLM2HGN601SZ3B

Description
Data Line Filter, 3 Function(s), 16V, 0.1A, EIA STD PACKAGE SIZE 1008, 6 PIN
CategoryAnalog mixed-signal IC    filter   
File Size472KB,62 Pages
ManufacturerMurata
Websitehttps://www.murata.com
Download Datasheet Parametric View All

DLM2HGN601SZ3B Overview

Data Line Filter, 3 Function(s), 16V, 0.1A, EIA STD PACKAGE SIZE 1008, 6 PIN

DLM2HGN601SZ3B Parametric

Parameter NameAttribute value
MakerMurata
package instructionEIA STD PACKAGE SIZE 1008, 6 PIN
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresBAG
Maximum DC resistance0.4 Ω
filter typeDATA LINE FILTER
high1.2 mm
Minimum insulation resistance100 MΩ
JESD-609 codee3
length2.5 mm
Manufacturer's serial numberDLM2HG
Installation typeSURFACE MOUNT
Number of functions3
Maximum operating temperature85 °C
Minimum operating temperature-55 °C
Output impedance600 OHM Ω
method of packingBULK
physical sizeL2.5XB2.0XH1.2 (mm)/L0.098XB0.079XH0.047 (inch)
Rated current0.1 A
Rated voltage16 V
Terminal surfaceTIN
width2 mm
MAX 7000
®
Programmable Logic
Device Family
Data Sheet
March 2001, ver. 6.1
Features...
s
s
s
s
s
s
s
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see
Tables 1
and
2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the
MAX 7000A Programmable Logic Device Family
Data Sheet
or the
MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature
Usable
gates
Macrocells
Logic array
blocks
Maximum
user I/O pins
t
PD
(ns)
t
SU
(ns)
t
FSU
(ns)
t
CO1
(ns)
f
CNT
(MHz)
EPM7032
600
32
2
36
6
5
2.5
4
151.5
EPM7064
1,250
64
4
68
6
5
2.5
4
151.5
EPM7096
1,800
96
6
76
7.5
6
3
4.5
125.0
EPM7128E
2,500
128
8
100
7.5
6
3
4.5
125.0
EPM7160E
3,200
160
10
104
10
7
3
5
100.0
EPM7192E
3,750
192
12
124
12
7
3
6
90.9
EPM7256E
5,000
256
16
164
12
7
3
6
90.9
Altera Corporation
A-DS-M7000-06.1
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 441  2050  2598  312  2739  9  42  53  7  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号