EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61580S1-800

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQIP70, 48.30 X 25.40 MM, 4.19 MM HEIGHT, DIP-70
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size563KB,44 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61580S1-800 Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQIP70, 48.30 X 25.40 MM, 4.19 MM HEIGHT, DIP-70

BU-61580S1-800 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeQIP
package instructionQIP, SPGA70,7X35MOD
Contacts70
Reach Compliance Codecompliant
Address bus width16
boundary scanNO
maximum clock frequency16 MHz
letter of agreementMIL STD 1553A; MIL STD 1553B
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeR-CQIP-P70
JESD-609 codee0
length48.26 mm
low power modeNO
Number of serial I/Os2
Number of terminals70
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQIP
Encapsulate equivalent codeSPGA70,7X35MOD
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5,-15 V
Certification statusNot Qualified
Maximum seat height4.19 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
BU-65170/61580 and BU-61585
MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT,
ADVANCED COMMUNICATION ENGINE (ACE)
ACE User’s Guide
Also Available
DESCRIPTION
DDC's BU-65170, BU-61580 and
BU-61585 Bus Controller / Remote
Terminal
/
Monitor
Terminal
(BC/RT/MT)
A d v a n c e d
Communication Engine (ACE) termi-
nals comprise a complete integrated
interface between a host processor
and a MIL-STD-1553 A and B or
STANAG 3838 bus.
The ACE series is packaged in a 1.9 -
square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM)
ceramic package that is well suited for
applications with stringent height
requirements.
The BU-61585 ACE integrates dual
transceiver, protocol, memory man-
agement, processor interface logic,
and a total of 12K words of RAM in a
choice of DIP or flat pack packages.
The BU-61585 requires +5 V power
and either -15 V or -12 V power.
The BU-61585 internal RAM can be
configured as 12K x 16 or 8K x 17.
The 8K x 17 RAM feature provides
capability for memory integrity check-
ing by implementing RAM parity gen-
eration and verification on all access-
es. To minimize board space and
“glue” logic, the ACE provides ultimate
flexibility in interfacing to a host
processor and internal/external RAM.
The advanced functional architecture
of the ACE terminals provides soft-
ware
compatibility
to
DDC's
Advanced Integrated Multiplexer (AIM)
series hybrids, while incorporating a
multiplicity of architectural enhance-
ments. It allows flexible operation
while off-loading the host processor,
ensuring data sample consistency,
and supports bulk data transfers.
The ACE hybrids may be operated at
either 12 or 16 MHz. Wire bond
options allow for programmable RT
address (hardwired is standard) and
external transmitter inhibit inputs.
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Interface
Flexible Processor/Memory
Standard 4K x 16 RAM and
Optional RAM Parity
Optional 12K x 16 or 8K x 17 RAM
Available
Generation/Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ACE BLOCK DIAGRAM
©
1992, 1999 Data Device Corporation
Questions about 74HC14 and 74HC14D
I would like to ask all the experts, today I was using a circuit board designed by someone else, one part of the circuit board used 74HC14, the person who designed the circuit has changed jobs, I saw ...
PtMao MCU
LPC54114 dual core communication -- mutual exclusion
[font=微软雅黑][size=4][color=#333333]This post mainly realizes mutually exclusive communication under non-interrupt conditions. [color=#333333][font=Tahoma,][size=18px][backcolor=transparent][font=微软雅黑][...
star_66666 stm32/stm8
ZHA Protocol
I am working on a ZigBee project recently and will be using the ZigBee HA protocol temporarily. I would like to ask if it is compatible with the 2007 version? Is the 2.6.1 version of the protocol stac...
永远不变的距离 RF/Wirelessly
How is the storage period of components calculated?
Let's first use the following figure to understand the classification of components :Definition of storage period of components: Storage period ts : The time components are stored under certain enviro...
Jacktang Analogue and Mixed Signal
51 series single chip microcomputer, I want to ask a question about IR, experts come in...
The remote control uses the PHILIPS RC-6 protocol.. (RC-6 introduction: http://www.sbprojects.com/knowledge/ir/rc6.htm ) After the RC-6 header, there is the Header Field of the remote control that you...
sdsongge Embedded System
UART1 problem under 430F149
As the title says, the model is MSP430F149. The problem I encountered is that ME2 cannot be modified during the initialization of USART1, and the value of ME2 is always 0 during the simulation process...
happycaily Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1821  844  1915  2010  683  37  17  39  41  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号