EEWORLDEEWORLDEEWORLD

Part Number

Search

531EA194M000DG

Description
LVPECL Output Clock Oscillator, 194MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531EA194M000DG Overview

LVPECL Output Clock Oscillator, 194MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531EA194M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency194 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Signal Generation Based on MSP430 Microcontroller and Direct Digital Synthesis Technology
Signal generation based on MSP430 MCU and direct digital synthesis technology...
Jacktang Microcontroller MCU
RTC alarm clock problem
When I was setting up, I configured RTC_Config() and RTC_AlarmConfig(), and completely blocked the alarms of each time period in RTC_AlarmConfig(), enabled the alarm and enabled the alarm interrupt, a...
tyc119514155 stm32/stm8
Design of Single Chip Microcomputer Simulator Based on SST89C54/58
1 OverviewSST89C54/58 (abbreviated as 89C54/58) is a multi-purpose 51 series microcontroller launched by SST Corporation of the United States. It integrates 20 kB/36 kB SuperFlash E'PROM program memor...
rain MCU
Urgent help. After transferring files from vxworks tffs file system to memory and checking and summing them, it is found that the values are different each time (tffs is built on flash)
The problem is as the title says. I found this problem with both fread and read. I hope an expert can give me some advice. Thank you....
debiao668 Real-time operating system RTOS
PVGA-M1600L-R10
[align=left][color=black][font=SimSun][size=12.0pt]Does anyone have a[/size][/font][/color][color=black][font="][size=12.0pt]PVGA-M1600L-R10 [/size][/font][/color][color=black][font=SimSun][size=12.0p...
XL_electronics Buy&Sell
[TI course sharing] MSP430 Advanced - MSP430F5529 technical training
[font=微软雅黑][size=3][color=#000000]MSP430 Advanced - MSP430F5529 Technical Training[/color][/size][/font] [font=微软雅黑][size=3][color=#000000]https://training.eeworld.com.cn/TI/show/course/236[/color][/s...
冰空影 TI Technology Forum

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2065  387  2123  2012  2140  42  8  43  41  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号