EEWORLDEEWORLDEEWORLD

Part Number

Search

GS841Z18CGT-200IT

Description
ZBT SRAM, 256KX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
Categorystorage    storage   
File Size251KB,28 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS841Z18CGT-200IT Overview

ZBT SRAM, 256KX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS841Z18CGT-200IT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP, QFP100,.63X.87
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE, ALSO OPERATES AT 3.3V
Maximum clock frequency (fCLK)200 MHz
I/O typeCOMMON
JESD-30 codeR-PQFP-G100
length20 mm
memory density4718592 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals100
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256KX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Encapsulate equivalent codeQFP100,.63X.87
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2.5/3.3 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.045 A
Minimum standby current2.3 V
Maximum slew rate0.175 mA
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS841Z18CGT/GS841Z36CGT
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• 256K x 18 and 128K x 36 configurations
• User-configurable Pipelined and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• Clock Control, registered, address, data, and control
• ZZ Pin for automatic power-down
• RoHS-compliant 100-lead TQFP package
4Mb Pipelined and Flow Through
Synchronous NBT SRAMs
250 MHz–100 MHz
3.3 V V
DD
2.5 V and 3.3 V V
DDQ
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS841Z18/36CGT may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS841Z18/36CGT is implemented with GSI's high
performance CMOS technology and is available in a 6/6
RoHS-compliant, JEDEC-Standard 100-pin TQFP package.
Functional Description
The GS841Z18/36CGT is a 4Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
t
KQ
tCycle
I
DD
–250
4.0 ns
2.5 ns
TBD
5.5 ns
5.5 ns
TBD
–200
5.5 ns
3.0 ns
TBD
6.5 ns
6.5 ns
TBD
–166
6.0 ns
3.5 ns
TBD
7.0 ns
7.0 ns
TBD
–150
6.7 ns
3.8 ns
TBD
7.5 ns
7.5 ns
TBD
–100
10 ns
4.5 ns
TBD
12 ns
12 ns
TBD
Rev: 1.01 8/2011
1/28
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2217  730  2900  1008  2790  45  15  59  21  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号