EEWORLDEEWORLDEEWORLD

Part Number

Search

531QC1271M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1271MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531QC1271M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1271MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531QC1271M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1271 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
DSP Program Structure Programming Notes
If the program can be written to adapt to the structure of the DSP to a certain extent, the optimization function of the C compiler can greatly improve the performance of the algorithm on the basis of...
Aguilera DSP and ARM Processors
splce20
vs2005 wm5.0 installed sqlce20.ppc.wce5.armv4i.cab and sqlce20.dev.ppc.wce5.armv4i.cab in the simulator. When viewing the **.sdf file, the following error pops up: Error: 0x80004005 E_FAIL Nativ Error...
laker28 Embedded System
400 Examples of Practical New Electronic Design PDF
...
Jackwin Integrated technical exchanges
[MSP430 compiler usage experience] Using CCS again - follow-up
[i=s]This post was last edited by xiaofeng916636 on 2014-8-17 23:19[/i] Since the previous post was posted a long time ago, it cannot be edited again. I haven't used CCS for a long time. The last time...
啸风916636 Microcontroller MCU
IIR filter zero-phase digital filtering and its application
IIR filter zero-phase digital filtering and its applicationAuthor's name: Fan Xinhai, An Gang, Zhang Chuanqing Journal: Foreign Electronic Measurement Technology Issue: 2005 Issue 8Abstract: This pape...
fighting Analog electronics
How to calculate the voltage spike generated by the primary leakage inductance Lp?
[color=#000][font=Tahoma, Helvetica, sans-serif]How to calculate the voltage spike generated by the primary leakage inductance Lp? Some information says = leakage inductance Lp divided by Coss and the...
xiefei Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 398  1490  1282  402  1752  9  31  26  36  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号