EEWORLDEEWORLDEEWORLD

Part Number

Search

U62H256AS1K35LL

Description
Standard SRAM, 32KX8, 35ns, CMOS, PDSO28, 0.330 INCH, SOP-28
Categorystorage    storage   
File Size84KB,9 Pages
ManufacturerAlliance Memory
Download Datasheet Parametric View All

U62H256AS1K35LL Overview

Standard SRAM, 32KX8, 35ns, CMOS, PDSO28, 0.330 INCH, SOP-28

U62H256AS1K35LL Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerAlliance Memory
Parts packaging codeSOIC
package instructionSOP,
Contacts28
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time35 ns
JESD-30 codeR-PDSO-G28
length18.1 mm
memory density262144 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals28
word count32768 words
character code32000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize32KX8
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height2.54 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width8.75 mm
U62H256A
Automotive Fast 32K x 8 SRAM
Features
F
32768 x 8 bit static CMOS RAM
F
35 and 55 ns Access Time
F
Common data inputs and
F
F
Description
go High-Z until the new information
is available. The data outputs have
no preferred state. The Read cycle
is finished by the falling edge of W,
or by the rising edge of E, respec-
tively.
Data retention is guaranteed down
to 2 V. With the exception of E, all
inputs consist of NOR gates, so
that no pull-up/pull-down resistors
are required.
F
F
F
F
F
F
F
F
The U62H256A is a static RAM
manufactured using a CMOS pro-
cess technology with the following
operating modes:
data outputs
- Read
- Standby
Three-state outputs
- Write
- Data Retention
Typ. operating supply current
The memory array is based on a
35 ns: 45 mA
6-transistor cell.
55 ns: 30 mA
Standby current < 50 µA at 125 °C The circuit is activated by the fal-
ling edge of E. The address and
TTL/CMOS-compatible
control inputs open simultaneously.
Power supply voltage 5 V
According to the information of W
Operating temperature range
-40 °C to 85 °C
and G, the data inputs, or outputs,
-40 °C to 125 °C
are active. In a Read cycle, the
data outputs are activated by the
CECC 90000 Quality Standard
falling edge of G, afterwards the
ESD protection > 2000 V
(MIL STD 883C M3015.7)
data word will be available at the
outputs DQ0-DQ7. After the
Latch-up immunity >100 mA
address change, the data outputs
Package: SOP28 (300/330 mil)
Pin Configuration
Pin Description
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
VCC
W
A13
A8
A9
A11
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
Signal Name
A0 - A14
DQ0 - DQ7
E
G
W
VCC
VSS
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
SOP
22
21
20
19
18
17
16
15
Top View
July 10, 2002
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2270  292  1325  1340  1994  46  6  27  41  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号