EEWORLDEEWORLDEEWORLD

Part Number

Search

530PA84M0000BGR

Description
CMOS Output Clock Oscillator, 84MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530PA84M0000BGR Overview

CMOS Output Clock Oscillator, 84MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530PA84M0000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency84 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
msp430g2553 I2C cannot read data
/* * Function name: I2C_Read(uchar address) * Function: Read the value of the corresponding register * Input parameter: uchar address-->the address of the corresponding register * Output parameter: Th...
bennik Microcontroller MCU
Relationship between the reverse recovery time of the rectifier diode and the turn-off spike (see the explanation of the expert)
The relationship between the reverse recovery time of the rectifier diode and the turn-off spike.In a general bridge rectifier circuit, the voltage waveform after rectification is a square wave, and t...
安_然 Analog electronics
Does anyone have the Chinese information of F427?
Since my foreign language is very poor and I don't want to learn it anymore, I can't read foreign language materials. If any hero has it, can I provide it for you?...
xiaohei7 Microcontroller MCU
CC2430: FFD to RFD communication?
I have a question. In a tree or mesh network, can two adjacent FFD routers receive data from multiple RFDs at the same time? Normally, an RFD can only communicate with its parent node. Does this requi...
1021256354 RF/Wirelessly
Timing analysis teaches you how to read singaltap logic analysis
[align=left][color=#000]module dyn_seg([/color][/align][align=left][color=#000]inputclk,//clk_200hz[/color][/align][align=left][color=#000]inputreset_l ,[/color][/align][align=left][color=#000]input[1...
清风揽月shine FPGA/CPLD
Regarding flyback, which is a switch power supply withstanding voltage improvement, please help
I have a switching power supply solution at hand, the input voltage is 220V, it has been made, the schematic diagram is as follows, but now it needs to have a voltage resistance, requiring the input v...
yejunjie176 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2276  2620  1039  1910  2726  46  53  21  39  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号