EEWORLDEEWORLDEEWORLD

Part Number

Search

TSXPC603RMGB/Q10LC

Description
RISC Microprocessor, 32-Bit, 233MHz, CMOS, CBGA255, 21 X 21 MM, 3 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-255
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size791KB,57 Pages
Manufacturere2v technologies
Download Datasheet Parametric View All

TSXPC603RMGB/Q10LC Overview

RISC Microprocessor, 32-Bit, 233MHz, CMOS, CBGA255, 21 X 21 MM, 3 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-255

TSXPC603RMGB/Q10LC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Makere2v technologies
Parts packaging codeBGA
package instructionBGA,
Contacts255
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
Address bus width32
bit size32
boundary scanYES
maximum clock frequency75 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-CBGA-B255
JESD-609 codee0
length21 mm
low power modeYES
Number of terminals255
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height3 mm
speed233 MHz
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width21 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
TSPC603R
PowerPC 603e RISC Microprocessor
Family PID7t-603e
Datasheet
Features
Superscalar (3 Instructions per Clock Peak)
Dual 16 KB Caches
Selectable Bus Clock
32-bit Compatibility PowerPC Implementation
On-chip Debug Support
Nap, Doze and Sleep Power Saving Modes
Device Offered in Cerquad, CBGA 255, HiTCE CBGA 255 and CI-CGA 255
Features Specific to CBGA 255, HiTCE CBGA 255 and CI-CGA 255
7.4 SPECint95, 6.1 SPECfp95 at 300 MHz (Estimated)
P
D
Typically = 3.5W (266 MHz), Full Operating Conditions
Branch Folding
64-bit Data Bus (32-bit Data Bus Option)
4-Gbytes Direct Addressing Range
Pipelined Single/Double Precision Float Unit
IEEE 754 Compatible FPU
IEEE P 1149-1 Test Mode (JTAG/C0P)
f
INT
Max = 300 MHz
f
BUS
Max = 75 MHz
Compatible CMOS Input/TTL Output
Features Specific to Cerquad
5.6 SPECint95, 4 SPECfp95 and 200 MHz (Estimated)
P
D
Typically = 2.5W (200 MHz), Full Operating Conditions
Visit our website: www.e2v.com
for the latest version of the datasheet
e2v semiconductors SAS 2007
0841C–HIREL–06/07

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 561  1921  2431  2274  1169  12  39  49  46  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号