EEWORLDEEWORLDEEWORLD

Part Number

Search

PDM34089SA12TQTY

Description
Standard SRAM, 64KX32, CMOS, PQFP100
Categorystorage    storage   
File Size382KB,15 Pages
ManufacturerParadigm Technology Inc
Download Datasheet Parametric View All

PDM34089SA12TQTY Overview

Standard SRAM, 64KX32, CMOS, PQFP100

PDM34089SA12TQTY Parametric

Parameter NameAttribute value
MakerParadigm Technology Inc
package instructionQFP,
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
JESD-30 codeR-PQFP-G100
memory density2097152 bit
Memory IC TypeSTANDARD SRAM
memory width32
Number of functions1
Number of terminals100
word count65536 words
character code64000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX32
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3.1 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal locationQUAD
PRELIMINARY
PDM34089
3.3V 64K x 32 Fast CMOS
Synchronous Static RAM
with Burst Counter
1
2
3
4
5
6
7
8
9
10
11
12
Features
n
Description
The PDM34089 is a 2,097,152 bit synchronous ran-
dom access memory organized as 65,536 x 32 bits. It
is designed with burst mode capability and interface
controls to provide high-performance in second
level cache designs for x86, Pentium, 680x0, and
PowerPC microprocessors. Addresses, write data
and all control signals except output enable are con-
trolled through positive edge-triggered registers.
Write cycles are self-timed and are also initiated by
the rising edge of the clock. Controls are provided to
allow burst reads and writes of up to four words in
length. A 2-bit burst address counter controls the
two least-significant bits of the address during burst
reads and writes. The burst address counter selec-
tively uses the 2-bit counting scheme required by the
x86 and Pentium or 680x0 and PowerPC micropro-
cessors as controlled by the mode pin. Individual
write strobes provide byte write for the four 8-bit
bytes of data. An asynchronous output enable sim-
plifies interface to high-speed buses.
n
n
n
n
n
n
n
n
n
n
n
n
n
n
Interfaces directly with the x86, Pentium™, 680X0
and PowerPC™ processors
Single 3.3V power supply
Mode selectable for interleaved or linear burst:
Interleaved for x86 and Pentium
Linear for 680x0 and PowerPC
Fast access times:
9, 10, 12 and 15 ns
High-density 64K x 32 architecture with burst
address counter
Fully registered inputs
High-output drive: 30 pF at rated T
A
Asynchronous output enable
Self-timed write cycle
Separate byte write enables and one global write
enable
Internal burst read/write address counter
Internal registers for address, data, controls
Burst mode selectable
Sleep mode
Packages:
100-pin QFP - (Q)
100-pin TQFP - (TQ)
TM
i486, Pentium are trademarks of Intel Corp. PowerPC is a trademark of the International Business Machines Corporation.
1
Rev 1.1 - 5/01/98

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1198  2235  291  486  916  25  45  6  10  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号