EEWORLDEEWORLDEEWORLD

Part Number

Search

L6116CC15L

Description
Standard SRAM, 2KX8, 15ns, CMOS, CDIP24, 0.300 INCH, CERDIP-24
Categorystorage    storage   
File Size164KB,8 Pages
ManufacturerLOGIC Devices
Websitehttp://www.logicdevices.com/
Download Datasheet Parametric View All

L6116CC15L Overview

Standard SRAM, 2KX8, 15ns, CMOS, CDIP24, 0.300 INCH, CERDIP-24

L6116CC15L Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerLOGIC Devices
Parts packaging codeDIP
package instructionDIP, DIP24,.3
Contacts24
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time15 ns
Other featuresAUTOMATIC POWER-DOWN
I/O typeCOMMON
JESD-30 codeR-GDIP-T24
JESD-609 codee0
length31.75 mm
memory density16384 bit
Memory IC TypeSTANDARD SRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of ports1
Number of terminals24
word count2048 words
character code2000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2KX8
Output characteristics3-STATE
ExportableYES
Package body materialCERAMIC, GLASS-SEALED
encapsulated codeDIP
Encapsulate equivalent codeDIP24,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply5 V
Certification statusNot Qualified
Maximum seat height5.08 mm
Maximum standby current0.00005 A
Minimum standby current2 V
Maximum slew rate0.16 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.62 mm
L6116
DEVICES INCORPORATED
2K x 8 Static RAM (Low Power)
L6116
DEVICES INCORPORATED
2K x 8 Static RAM (Low Power)
DESCRIPTION
The
L6116
is a high-performance, low-
power CMOS Static RAM. The
storage circuitry is organized as 2048
words by 8 bits per word. The 8 Data
In and Data Out signals share I/O
pins. These devices are available in
three speeds with maximum access
times from 15 ns to 25 ns.
Inputs and outputs are TTL compat-
ible. Operation is from a single +5 V
power supply. Power consumption
for the L6116 is 425 mW (typical) at
25 ns. Dissipation drops to 60 mW
(typical) for the L6116 and 50 mW
(typical) for the L6116-L when the
memory is deselected.
Two standby modes are available.
Proprietary Auto-Powerdown™
circuitry reduces power consumption
automatically during read or write
accesses which are longer than the
minimum access time or when the
memory is deselected. In addition,
data may be retained in inactive
storage with a supply voltage as low
as 2 V. The L6116 and L6116-L
consume only 30 µW and 15 µW
(typical) respectively, at 3 V, allowing
effective battery backup operation.
The L6116 provides asynchronous
(unclocked) operation with matching
access and cycle times. An active-low
Chip Enable and a three-state I/O bus
with a separate Output Enable control
simplify the connection of several
chips for increased storage capacity.
Memory locations are specified on
address pins A
0
through A
10
. Reading
from a designated location is
accomplished by presenting an
address and driving CE and OE LOW,
while WE remains HIGH. The data in
the addressed memory location will
then appear on the Data Out pins
within one access time. The output
pins stay in a high-impedance state
when CE or OE is HIGH, or WE is
LOW.
Writing to an addressed location is
accomplished when the active-low CE
and WE inputs are both LOW. Either
signal may be used to terminate the
write operation. Data In and Data Out
signals have the same polarity.
Latchup and static discharge pro-
tection are provided on-chip. The
L6116 can withstand an injection
current of up to 200 mA on any pin
without damage.
128 x 16 x 8
MEMORY
ARRAY
FEATURES
q
2K x 8 Static RAM with Chip Select
Powerdown, Output Enable
q
Auto-Powerdown™ Design
q
Advanced CMOS Technology
q
High Speed — to 15 ns maximum
q
Low Power Operation
Active:
425 mW typical at 25 ns
Standby (typical):
400 µW (L6116)
200 µW (L6116-L)
q
Data Retention at 2 V for Battery
Backup Operation
q
DESC SMD No.
5962-84036 — L6116
5962-89690 — L6116
5962-88740 — L6116-L
q
Available 100% Screened to
MIL-STD-883, Class B
q
Plug Compatible with IDT6116,
Cypress CY7C128/CY6116
q
Package Styles Available:
• 24-pin Plastic DIP
• 24-pin CerDIP
• 24-pin Plastic SOJ
• 24-pin Ceramic Flatpack
• 28-pin Ceramic LCC
• 32-pin Ceramic LCC
L6116 B
LOCK
D
IAGRAM
ROW
ADDRESS
7
CE
WE
OE
4
COLUMN ADDRESS
CONTROL
COLUMN SELECT
& COLUMN SENSE
ROW SELECT
8
I/O
7-0
16K Static RAMs
1
03/21/95–LDS.6116-F

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2522  2901  1382  1060  620  51  59  28  22  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号