EEWORLDEEWORLDEEWORLD

Part Number

Search

IS42S81600-5TLI

Description
Synchronous DRAM, 16MX8, 5ns, CMOS, PDSO54, 0.400 MM INCH, LEAD FREE, TSOP2-54
Categorystorage    storage   
File Size759KB,61 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance  
Download Datasheet Parametric View All

IS42S81600-5TLI Overview

Synchronous DRAM, 16MX8, 5ns, CMOS, PDSO54, 0.400 MM INCH, LEAD FREE, TSOP2-54

IS42S81600-5TLI Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeTSOP2
package instructionTSOP2, TSOP54,.46,32
Contacts54
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time5 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)200 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeR-PDSO-G54
JESD-609 codee3
length22.22 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of ports1
Number of terminals54
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature-40 °C
organize16MX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Encapsulate equivalent codeTSOP54,.46,32
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.2 mm
self refreshYES
Continuous burst length1,2,4,8,FP
Maximum standby current0.002 A
Maximum slew rate0.2 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width10.16 mm
IS42S81600
IS42S16800
16M x 8, 8M x16
128Mb SYNCHRONOUS DRAM
MARCH 2009
FEATURES
• Clock frequency: 200, 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Power supply
IS42S81600
IS42S16800
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh
• 4096 refresh cycles every 64 ms
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
• Industrial Temperature Availability
• Lead-free Availability
V
dd
V
ddq
3.3V 3.3V
3.3V 3.3V
OVERVIEW
ISSI
's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock input.
The 128Mb SDRAM is organized as follows.
IS42S81600
4M x8 x4 Banks
54-pin TSOPII
IS42S16800
2M x16 x4 Banks
54-pin TSOPII
54-ball BGA
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-5
5
10
200
100
5.0
6.5
-6
6
10
166
100
5.4
6.5
-7
7
10
143
100
5.4
6.5
-75E
7.5
133
5.5
Unit
ns
ns
Mhz
Mhz
ns
ns
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time with-
out notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain
the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. A
03/03/09
1
MIT 2008 High Performance Embedded Computing Handbook, a preview
Newly published in 2008. Still hot. Learned how to send large amounts of content at once....
besk Embedded System
The difference between PWM and PFM of power supply
The development of science and technology has produced many power supply designers. Engineers working on switching power supplies should be familiar with the two control technologies of PWM and PFM. W...
fish001 Analogue and Mixed Signal
Is there any friend who has released i.MX6 board?
[i=s]This post was last edited by the_beast on 2014-9-7 08:37[/i] RT: Is there anyone who has released an i.MX6 board? Also: I am an agent for TI products (in large quantities), please contact me if y...
the_beast Buy&Sell
C6000 Series DSP Peripherals
The EDMA3 controller DMA completes data transfer between memories or from memory to peripherals, and from peripherals to memory. It can be driven by external device events to synchronize data, and can...
Jacktang Microcontroller MCU
(Serial 05) Reversing Series Switching Power Supply
[size=3]Reversing series switching power supply[/size] [size=3][color=#008000]1-3. Reversing series switching power supply[/color][/size] [size=3][color=#008000]1-3-1. Working principle of reversing s...
木犯001号 Power technology
Share my DIY LED display
Original intention: Give it to my girlfriend as a birthday gift. Materials: AT89C52, 74HC138, MBI5020, capacitor, resistor, 16*16 LED, button. Effect: Display a single Chinese character, and move the ...
xhb_123 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1517  665  2599  2166  619  31  14  53  44  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号