EEWORLDEEWORLDEEWORLD

Part Number

Search

530WC1084M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1084MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530WC1084M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1084MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530WC1084M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1084 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Electronic circuit and EMI/EMC design analysis
Electronic circuit and EMI/EMC design analysis[ Print ][ Return ]For a good electronic product, in addition to the functions of the product itself, the technical level of circuit design and electromag...
fighting Energy Infrastructure?
HyperTerminal and Yuanfeng Experiment Box serial port cannot communicate
I am a beginner in Linux and now want to transplant Linux into S3C2410. The HyperTerminal and the serial port of Yuanfeng experimental box cannot communicate. The HyperTerminal settings are correct, b...
stdio_h_0 Embedded System
51 MCU matrix keyboard help
See the screenshot for the circuit diagram. There are two digital tubes on the right. The function I want to achieve is that after pressing the button, the upper digital tube displays the number of ro...
zhangzimou 51mcu
Show the process of WEBENCH design + HOTSWAP design
This design tool is very simple and easy to use. It mainly designs according to various parameters, adjusts size, efficiency, views schematics and design diagrams, looks at replaceable parts, and even...
led2015 Analogue and Mixed Signal
Hisense HI3516D PCB (allegro version)
Without further ado, this is a PCB file of Hisense HI3516D, allegro version. The resource is here:Complete PCB diagram top>>gnd>>signal L3 Six-layer board? There is no signal line on their power layer...
okhxyyo PCB Design
Please recommend a DA chip
I need a DA chip for my graduation project. The requirements are: single channel, 8/10 bit accuracy, bipolar voltage output, SPI input interface. I searched online for a long time but couldn't find it...
frankwoods Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1666  1400  2067  2392  2665  34  29  42  49  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号