EEWORLDEEWORLDEEWORLD

Part Number

Search

PH28F640L30B85

Description
Flash, 4MX16, 85ns, PBGA56, 0.75 MM PITCH, LEAD FREE, VFBGA-56
Categorystorage    storage   
File Size1MB,102 Pages
ManufacturerNumonyx ( Micron )
Websitehttps://www.micron.com
Download Datasheet Parametric View All

PH28F640L30B85 Overview

Flash, 4MX16, 85ns, PBGA56, 0.75 MM PITCH, LEAD FREE, VFBGA-56

PH28F640L30B85 Parametric

Parameter NameAttribute value
Parts packaging codeBGA
package instruction0.75 MM PITCH, LEAD FREE, VFBGA-56
Contacts56
Reach Compliance Codeunknow
ECCN code3A991.B.1.A
Maximum access time85 ns
Other featuresSYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE
startup blockBOTTOM
JESD-30 codeR-PBGA-B56
JESD-609 codee1
length9 mm
memory density67108864 bi
Memory IC TypeFLASH
memory width16
Number of functions1
Number of terminals56
word count4194304 words
character code4000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-25 °C
organize4MX16
Package body materialPLASTIC/EPOXY
encapsulated codeVFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Programming voltage1.8 V
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch0.75 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
typeNOR TYPE
width7.7 mm
Base Number Matches1
Intel StrataFlash® Wireless Memory
(L30)
28F640L30, 28F128L30, 28F256L30
Datasheet
Product Features
High performance Read-While-Write/Erase
— 85 ns initial access
— 52 MHz with zero wait state, 17 ns clock-to-
data output synchronous-burst mode
— 25 ns asynchronous-page mode
— 4-, 8-, 16-, and continuous-word burst mode
— Burst suspend
— Programmable WAIT configuration
— Buffered Enhanced Factory Programming
(BEFP) at 5 µs/byte (Typ)
— 1.8 V low-power buffered programming at
7 µs/byte (Typ)
Architecture
— Asymmetrically-blocked architecture
— Multiple 8-Mbit partitions: 64-Mbit and 128-
Mbit devices
— Multiple 16-Mbit partitions: 256-Mbit devices
— Four 16-Kword parameter blocks: top or
bottom configurations
— 64-Kword main blocks
— Dual-operation: Read-While-Write (RWW) or
Read-While-Erase (RWE)
— Status register for partition and device status
Power
— V
CC
(core) = 1.7 V - 2.0 V
— V
CCQ
(I/O) = 2.2 V - 3.3 V
— Standby current: 30 µA (Typ) for 256-Mbit
— 4-Word synchronous read current: 16 mA (Typ)
at 52 MHz
— Automatic Power Savings mode
Security
— OTP space:
• 64 unique factory device identifier bits
• 64 user-programmable OTP bits
• Additional 2048 user-programmable OTP bits
— Absolute write protection: V
PP
= GND
— Power-transition erase/program lockout
— Individual zero-latency block locking
— Individual block lock-down
Software
— 20 µs (Typ) program suspend
— 20 µs (Typ) erase suspend
— Intel
®
Flash Data Integrator (FDI) optimized
— Basic Command Set (BCS) and Extended
Command Set (ECS) compatible
— Common Flash Interface (CFI) capable
Quality and Reliability
— Expanded temperature: –25° C to +85° C
— Minimum 100,000 erase cycles per block
— ETOX™ VIII process technology (0.13 µm)
Density and Packaging
— 64-, 128-, and 256-Mbit density in VF BGA
packages
— 128/0 and 256/0 Density in Stacked-CSP
— 16-bit wide data bus
The Intel StrataFlash
®
wireless memory (L30) product is the latest generation of Intel
StrataFlash
®
memory devices featuring flexible, multiple-partition, dual operation. It provides
high performance synchronous-burst read mode and asynchronous read mode using 1.8 V low-
voltage, multi-level cell (MLC) technology.
The multiple-partition architecture enables background programming or erasing to occur in one
partition while code execution or data reads take place in another partition. This dual-operation
architecture also allows a system to interleave code operations while program and erase
operations take place in the background.
The L30 device is manufactured using Intel
®
0.13 µm ETOX™ VIII process technology. It is
available in industry-standard chip scale packaging.
Order Number: 251903, Revision: 008
April 2005

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1917  365  1940  1662  2749  39  8  40  34  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号