EEWORLDEEWORLDEEWORLD

Part Number

Search

IS71V08F32ES08-7070BI

Description
Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, MINI, BGA-73
Categorystorage    storage   
File Size321KB,48 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS71V08F32ES08-7070BI Overview

Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, MINI, BGA-73

IS71V08F32ES08-7070BI Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instruction8 X 11.60 MM, 0.80 MM PITCH, MINI, BGA-73
Contacts73
Reach Compliance Codecompliant
Maximum access time70 ns
Other featuresALSO CONTAINS 512K X 16/1M X 8 SRAM
JESD-30 codeR-PBGA-B73
JESD-609 codee0
length11.6 mm
memory density33554432 bit
Memory IC TypeMEMORY CIRCUIT
memory width16
Mixed memory typesFLASH+SRAM
Number of functions1
Number of terminals73
word count2097152 words
character code2000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2MX16
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA73,10X12,32
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.000005 A
Maximum slew rate0.053 mA
Maximum supply voltage (Vsup)3.3 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
IS71V08F32
X
S08
IS71V16F32
X
S08
3.0 Volt-Only Flash & SRAM COMBO with Stacked Multi-Chip
Package (MCP) — 32 Mbit Simultaneous Operation Flash
Memory and 8 Mbit Static RAM
MCP FEATURES
Power supply voltage 2.7V to 3.3V
High performance:
Flash: 70ns maximum access time
SRAM: 70ns maximum access time
ISSI
Ready-Busy output (RY/BY): Detection
of program or erase cycle completion
®
PRELIMINARY INFORMATION
MAY 2002
Package:
73-ball BGA - 32 Mbit Flash/8 Mbit SRAM
Over 100,000 write/erase cycles
Low supply voltage (Vccf
2.5V) inhibits writes
WP/ACC
input pin:
If V
IL
, allows protection of boot sectors
If V
IH
, allows removal of boot sector protection
If Vacc, program time is reduced by 40%
Operating Temperature: -40C to +85C
Boot sector: Top or Bottom
FLASH FEATURES
Power Dissipation:
Read Current at 1 Mhz: 7 mA maximum
Read Current at 5 Mhz: 18 mA maximum
Sleep Mode: 5
µA
maximum
SRAM FEATURES (8 Mb density)
Power Dissipation:
Operating: 25 mA maximum
Standby: 15 µA maximum
Chip Selects:
CE1s,
CE2s
Power down feature using
CE1s,
or CE2s or
LBs
&
UBs
Data retention supply voltage: 1.0 to 3.3 volt
Byte data control:
LBs
(DQ0–DQ7),
UBs
(DQ8–DQ15) — on x16 version
Simultaneous Read and Write Operations:
Zero latency between read and write operations; Data
can be programmed or erased in one bank while data
is simultaneously being read from the other bank
Low-Power Mode:
A period of no activity causes flash to enter a
low-power state
Erase Suspend/Resume:
Suspends of erase activity to allow a read in the
same bank
GENERAL DESCRIPTION
The flash and SRAM MCP is available in 32 Mbit Flash/8
Mbit SRAM having a data bus of either x8 or x16. The 32
Mbit flash is composed of 2,097,152 words of 16 bits or
4,194,304 bytes of 8 bits. Data lines DQ0-DQ7 handle the
x8 format, while lines DQ0-DQ15 handle the x16 format.
The package uses a 3.0V power supply for all operations.
No other source is required for program and erase
operations. The flash can be programmed in system
using this 3.0V supply, or can be programmed in a
standard EPROM programmer.
The 32 Mbit flash/8 Mbit SRAM is offered in a 73-pin BGA
package. The flash is compatible with the JEDEC Flash
command set standard . The flash access time is 70 ns
and the SRAM access time is 70ns.
The Flash architecture is composed of two banks which
allows simultaneous operation on each. Optimized
performance can be achieved by first initializing a program
or erase function in one bank, then immediately starting a
read from the other bank. Both operations would then be
operating simultaneously, with zero latency.
Sector Erase Architecture:
8 words of 4k size and 63 words of 32K size (32 Mbit)
Any combination of sectors, or the entire flash can
be simultaneously erased
Erase Algorithms:
Automatically preprograms/erases the flash
memory entirely, or by sector
Program Algorithms:
Automatically writes and verifies data at specified
address
Hidden ROM Region:
64KB with a Factory-serialized secure electronic
serial number (ESN), which is accessible through a
command sequence
Data Polling and Toggle Bit:
Allow for detection of program or erase cycle
completion
ISSI reserves the right to make changes this specification herein and it products at any time without notice. ISSI assumes no responsibility or liability arising out of the application or use of any information,
product or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
© Copyright 2002, Integrated Silicon Solution, Inc.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
PRELIMINARY INFORMATION Rev. 00B
05/23/02
1
Let’s talk about: the magical oversampling technology
I attended an embedded system networking meeting earlier and was shocked by the explanation given by Li Gang, a teacher at the School of Precision Instruments and Optoelectronics Engineering of Tianji...
john_wang Analog electronics
SMT surface mounting technical information
Surface Mount Technology (Surface Mount Technology) has gradually replaced the traditional wave soldering method of "manual plug-in" and has become the mainstream of the modern electronic assembly ind...
lk972105 PCB Design
If I get an unfamiliar chip, how can I draw its minimum system? (Without referring to other people's finished products)
If I get an unfamiliar chip, how can I draw its minimum system? (Without referring to other people's schematics)...
守月 Microcontroller MCU
Switching power supply knowledge
A switching power supply is a voltage conversion circuit. Its main work is to step up and down the voltage. It is widely used in modern electronic products. Because the switching transistor always wor...
8023jiayun Power technology
About Module 315
I have a question. I am using 51 to play with 315 wireless. When I measure the output of PT2272 alone, there is no delay (as can be seen with an oscilloscope). However, when it is detected by the micr...
老周—— 51mcu
WIO LINK Review 1: Post photos and light up
[i=s]This post was last edited by ddllxxrr on 2017-9-18 20:58[/i] I am very happy to receive WIO LINK today, which says: "3 steps and 5 minutes to build your own IOT application". First of all, there ...
ddllxxrr RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2515  2428  1757  69  2074  51  49  36  2  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号