EEWORLDEEWORLDEEWORLD

Part Number

Search

Am27C2048-150PI5

Description
2 Megabit (128 K x 16-Bit) CMOS EPROM
File Size88KB,12 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet View All

Am27C2048-150PI5 Overview

2 Megabit (128 K x 16-Bit) CMOS EPROM

FINAL
Am27C2048
2 Megabit (128 K x 16-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Speed options as fast as 55 ns
s
Low power consumption
— 100 µA maximum CMOS standby current
s
JEDEC-approved pinout
— Plug-in upgrade of 1 Mbit EPROM
— 40-pin DIP/PDIP
— 44-pin PLCC
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite programming
— Typical programming time of 16 seconds
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
s
High noise immunity
GENERAL DESCRIPTION
The Am27C2048 is a 2 Mbit, ultraviolet erasable pro-
grammable read-only memory. It is organized as 128 K
words, operates from a single +5 V supply, has a static
standby mode, and features fast single address loca-
tion programming. The Am27C2048 is ideal for use in
16-bit microprocessor systems. The device is available
in windowed ceramic DIP packages, and plastic one
time programmable (OTP) PDIP and PLCC packages.
Data can be typically accessed in less than 55 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 125 mW in active mode,
and 100 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 16 seconds.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
CE#
PGM#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A16
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ15
Y
Gating
X
Decoder
2,097,152
Bit Cell
Matrix
11407G-1
Publication#
11407
Rev:
G
Amendment/0
Issue Date:
May 1998
MAX238
Has anyone used MAX238? How do you feel about it? Is it convenient? Will there be errors during communication?...
甄蔡组合 Embedded System
Which version of Linux do you all use now?
Just as the title!...
standstone Linux and Android
Some suggestions for forum blogs
I was planning to write something down for myself, but I had to choose the category given by the system and the section to publish. It didn't feel right....
spydf Suggestions & Announcements
HDB3 Codec Design Based on FPGA.pdf
HDB3 Codec Design Based on FPGA.pdf...
zxopenljx FPGA/CPLD
I want to find someone to do a graduation project, the title is: Design of temperature-controlled DC motor speed
As the title says, if you are interested, please contact 540672133 or call 18826420503...
18826420503 stm32/stm8
【Crowdfunding】STM32F429 core board
Recently, ST's board activities are constantly going on. Some are struggling, some are sighing, but no matter what, they are all full of enthusiasm. In these many activities, I actually have an impuls...
fsyicheng DIY/Open Source Hardware

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 777  368  987  2862  2380  16  8  20  58  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号