EEWORLDEEWORLDEEWORLD

Part Number

Search

AM27C256

Description
UVPROM, CDIP28
Categorystorage   
File Size86KB,12 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric View All

AM27C256 Overview

UVPROM, CDIP28

AM27C256 Parametric

Parameter NameAttribute value
Number of terminals28
Processing package descriptionCeramic, DIP-28
stateDISCONTINUED
packaging shapeRectangle
Package SizeIN-line
Terminal formTHROUGH-hole
Terminal locationpair
Packaging MaterialsCeramic, Metal-SEALED COFIRED
Memory IC typeUVPROM
FINAL
Am27C256
256 Kilobit (32 K x 8-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Speed options as fast as 45 ns
s
Low power consumption
— 20 µA typical CMOS standby current
s
JEDEC-approved pinout
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite™ programming
— Typical programming time of 4 seconds
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
High noise immunity
s
Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
s
Standard 28-pin DIP, PDIP, and 32-pin PLCC
packages
GENERAL DESCRIPTION
The Am27C256 is a 256-Kbit, ultraviolet erasable pro-
grammable read-only memory. It is organized as 32K
words by 8 bits per word, operates from a single +5 V
supply, has a static standby mode, and features fast
single address location programming. Products are
available in windowed ceramic DIP packages, as well
as plastic one time programmable (OTP) PDIP and
PLCC packages.
Data can be typically accessed in less than 55 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 80 mW in active mode, and
100 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 4 seconds.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
CE#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A14
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ7
Y
Gating
X
Decoder
262,144
Bit Cell
Matrix
08007I-1
Publication#
08007
Rev:
I
Issue Date:
May 1998
Amendment/0

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1731  926  2916  1658  1279  35  19  59  34  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号