EEWORLDEEWORLDEEWORLD

Part Number

Search

UT8ER512K32S-20WCX

Description
Standard SRAM, 512KX32, 20ns, CMOS, CQFP68, CERAMIC, QFP-68
Categorystorage    storage   
File Size224KB,20 Pages
ManufacturerCobham PLC
Download Datasheet Parametric View All

UT8ER512K32S-20WCX Overview

Standard SRAM, 512KX32, 20ns, CMOS, CQFP68, CERAMIC, QFP-68

UT8ER512K32S-20WCX Parametric

Parameter NameAttribute value
MakerCobham PLC
package instructionDFP,
Reach Compliance Codeunknown
Maximum access time20 ns
JESD-30 codeR-CQFP-F68
JESD-609 codee0/e4
length24.892 mm
memory density16777216 bit
Memory IC TypeSTANDARD SRAM
memory width32
Number of functions1
Number of terminals68
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize512KX32
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height3.302 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD/GOLD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationQUAD
width24.892 mm
Standard Products
UT8ER512K32 Monolithic 16M RadHard SRAM
Preliminary Data Sheet
May 21, 2007
www.aeroflex.com/radhardsram
FEATURES
20ns read, 10ns write maximum access times
Functionally compatible with traditional 512K x 32 SRAM
devices
CMOS compatible inputs and output levels, three-state
bidirectional data bus
- 3.3 volt I/O, 1.8 volt core
Radiation performance
- Total-dose: >100Krad(Si)
- SEL Immune: 100MeV-cm
2
/mg
- SEU error rate = 6.01x10
-16
errors bit/day assuming
geosynchronous orbit, Adam’s 90% worst environment,
and 156KHz default scrub rate (=99.4% SRAM
availability)
- Neutron Fluence: 3.0E14n/cm
2
- Dose Rate
- Upset TBD rad(Si)/sec
- Latchup TBD rad(Si)/sec
Packaging options:
- 68-lead ceramic quad flatpack (6.898 grams)
Standard Microcircuit Drawing 5962-06261
- QML compliant part
INTRODUCTION
The UT8ER512K32 is a high-performance CMOS static RAM
organized as 524,288 words by 32 bits. Easy memory expansion
is provided by active LOW and HIGH chip enables (E1, E2), an
active LOW output enable (G), and three-state drivers. This
device has a power-down feature that reduces power
consumption by more than 90% when deselected.
Writing to the device is accomplished by driving chip enable one
(E1) input LOW, chip enable two (E2) HIGH and write enable
(W) input LOW. Data on the 32 I/O pins (DQ0 through DQ31)
is then written into the location specified on the address pins (A0
through A18). Reading from the device is accomplished by
taking chip enable one (E1) and output enable (G) LOW while
forcing write enable (W) and chip enable two (E2) HIGH. Under
these conditions, the contents of the memory location specified
by the address pins will appear on the I/O pins.
The 32 input/output pins (DQ0 through DQ31) are placed in a
high impedance state when the device is deselected (E1 HIGH
or E2 LOW), the outputs are disabled (G HIGH), or during a
write operation (E1 LOW, E2 HIGH and W LOW).
UT8ER512K32 Master or Slave Options
To reduce bit error rates caused by single event phenomenon in
space, the UT8ER512K32 employs an embedded EDAC (error
detection and correction) with code engine with auto scrubbing.
When a double bit error occurs in a word, the UT8ER512K32
asserts an MBE output to the host.
The UT8ER512K32 is offered in two options: Master or Slave.
The UT8ER512K32M (Master) is a full function device capable
of autonomous EDAC scrubbing which can also be used to
demand scrub cycles on the UT8ER512K32S (Slave) by
connecting the SCRUB pins on each device. The
UT8ER512K32S (Slave) only performs EDAC scrub cycles
when its SCRUB pin is driven by an external controller. The
scrub-on-demand feature allows multiple UT8ER512K32S
(Slave) devices to be controlled by one UT8ER512K32M
(Master) device. The SCRUB function is a no connect (NC) on
the UT8ER512K32S (Slave), and is used by the
UT8ER512K32M (Master) to generate wait states in the
memory controller. The BUSY function is an output on the
Master device while on the Slave device it is an input.
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2385  1391  2424  2818  1544  49  29  57  32  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号