EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT71V3548SA100BQG

Description
ZBT SRAM, 256KX18, 5ns, CMOS, PBGA165, 13 X 15 MM, GREEN, FBGA-165
Categorystorage    storage   
File Size983KB,26 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT71V3548SA100BQG Overview

ZBT SRAM, 256KX18, 5ns, CMOS, PBGA165, 13 X 15 MM, GREEN, FBGA-165

IDT71V3548SA100BQG Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionTBGA,
Contacts165
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time5 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
length15 mm
memory density4718592 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals165
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX18
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
256K x 18
3.3V Synchronous ZBT SRAM
3.3V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V3548S
IDT71V3548SA
Features
256K x 18 memory configurations
Supports high performance system speed - 133 MHz
(4.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
x
x
x
x
x
x
x
x
x
x
Description
The IDT71V3548 are 3.3V high-speed 4,718,592-bit (4.5 Megabit)
synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3548 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3548
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
The IDT71V3548 has an on-chip burst counter. In the burst
mode, the IDT71V3548 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V3548 SRAMs utilize IDT's latest high-performance CMOS
process and are packaged in a JEDEC standard 14mm x 20mm 100- pin
plastic thin quad flatpack (TQFP) as well as a 119 ball grid array (BGA)
and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5296 tbl 01
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
15
, I/O
P1
-I/O
P2
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst addre ss / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
MAY 2002
1
©2002 Integrated Device Technology, Inc.
DSC-5296/03
GD32E231 DIY Contest (6)——I2C driver AT24C02 completed
After completing the long and short key recognition and DS1302 calendar module driver yesterday, I started to open I2C0 to drive AT24C02. This part is not too difficult. The original GD32E230C has a r...
hujj GD32 MCU
Is Sanya fun in June?
Is Sanya fun in June?...
蓝雨夜 Talking
Self-compiled microcontroller comprehensive debugging tool
Decompression password: smartdebug Original URL: http://hi.baidu.com/i7leaves/blog/item/927049fe4974f402a9d31101.html?timeStamp=1331390235062Software Description: Language: C# Development environment:...
7leaves TI Technology Forum
Received CCDEBUGEER
Please upload the pictures. The internet speed of the company is really indescribable....
ltbytyn Wireless Connectivity
WINCE USB disk problem!
I would like to ask you: How can wince recognize the USB disk inserted in it when it is just turned on? My platform is S3C2440+WINCE5.0...
fdsa235236 Embedded System
Some tests are really not something you can get just by trying hard enough.
Author | Huang Gang (Member of the YiBo Technology Expressway Team)It is said that these three ways of life can solve almost all problems encountered in life: "drink more water", "restart" and "forget...
yvonneGan PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 806  1456  2279  721  1395  17  30  46  15  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号