EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT10490S8D

Description
Standard SRAM, 64KX1, 8ns, CDIP22
Categorystorage    storage   
File Size81KB,7 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT10490S8D Overview

Standard SRAM, 64KX1, 8ns, CDIP22

IDT10490S8D Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
package instructionDIP, DIP22,.3
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time8 ns
I/O typeSEPARATE
JESD-30 codeR-GDIP-T22
JESD-609 codee0
memory density65536 bit
Memory IC TypeSTANDARD SRAM
memory width1
Negative supply voltage rating-5.2 V
Number of functions1
Number of terminals22
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature75 °C
Minimum operating temperature
organize64KX1
Output characteristicsOPEN-EMITTER
Package body materialCERAMIC, GLASS-SEALED
encapsulated codeDIP
Encapsulate equivalent codeDIP22,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialSERIAL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply-5.2 V
Certification statusNot Qualified
Maximum slew rate0.17 mA
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL EXTENDED
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
HIGH-SPEED BiCMOS
ECL STATIC RAM
64K (64K x 1-BIT) SRAM
Integrated Device Technology, Inc.
IDT10490
IDT100490
IDT101490
FEATURES:
65,536 x 1-bit organization
Address access time: 7/8/10/12/15 ns
Low power dissipation: 500mW (typ.)
Guaranteed Output Hold time
Fully compatible with ECL logic levels
Separate data input and output
JEDEC standard through-hole package
Guaranteed-performance die available for MCMs/hybrids
DESCRIPTION:
The IDT10490, IDT100490 and IDT101490 are 65,536-bit
high-speed BiCMOS ECL static random access memories
organized as 64K x 1, with separate data input and output. All
I/Os are fully compatible with ECL levels.
These devices are part of a family of asynchronous one-bit-
wide ECL SRAMs. The device has been configured to follow
the standard ECL SRAM JEDEC pinout. Because they are
manufactured in BiCMOS technology, power dissipation is
greatly reduced over equivalent bipolar devices.
The fast access time and guaranteed Output Hold time
allow greater margin for system timing variation. DataIN setup
time specified with respect to the trailing edge of Write Pulse
eases write timing allowing balanced Read and Write cycle
times.
FUNCTIONAL BLOCK DIAGRAM
A
0
DECODER
16,384-BIT
MEMORY
ARRAY
V
CC
V
EE
A
15
D
0
SENSE AMPS
AND READ/WRITE
CONTROL
Q
0
WE
CS
2757 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1992
Integrated Device Technology, Inc.
SEPTEMBER 1992
DSC-8001/4
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1914  980  307  2252  2829  39  20  7  46  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号