EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES16H16

Description
Low-latency cut-through switch architecture
File Size222KB,36 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

89HPES16H16 Overview

Low-latency cut-through switch architecture

16-Lane 16-Port
PCI Express® Switch
®
89HPES16H16
Data Sheet
Device Overview
The 89HPES16H16 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions. The PES16H16 is a 16-lane, 16-port
peripheral chip that performs PCI Express packet switching with a
feature set optimized for high-performance applications such as servers,
storage, and communications/networking. It provides connectivity and
switching functions between a PCI Express upstream port and up to
fifteen downstream ports and supports switching between downstream
ports.
Features
High Performance PCI Express Switch
– Sixteen maximum switch ports
Sixteen x1 ports
– Sixteen 2.5 Gbps embedded SerDes
Supports pre-emphasis and receive equalization on per-port
basis
– Delivers 64 Gbps (8 GBps) of aggregate switching capacity
– Low-latency cut-through switch architecture
– Support for Max Payload Size up to 2048 bytes
– Supports two virtual channels and eight traffic classes
– PCI Express Base Specification Revision 1.1 compliant
Flexible Architecture with Numerous Configuration Options
– Port arbitration schemes utilizing round robin algorithms
– Virtual channels arbitration based on priority
– Automatic polarity inversion on all lanes
– Supports locked transactions, allowing use with legacy soft-
ware
– Ability to load device configuration from serial EEPROM
– Ability to control device via SMBus
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates sixteen 2.5 Gbps embedded full duplex SerDes, 8B/
10B encoder/decoder (no separate transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
– Redundant upstream port failover capability
– Supports optional PCI Express end-to-end CRC checking
– Internal end-to-end parity protection on all TLPs ensures data
integrity even in systems that do not implement end-to-end
CRC (ECRC)
– Supports optional PCI Express Advanced Error Reporting
Block Diagram
x1
SerDes
DL/Transaction Layer
Route Table
Port
Arbitration
16-Port Switch Core
Frame Buffer
Scheduler
DL/Transaction Layer
DL/Transaction Layer
SerDes
SerDes
. . . . . . .
DL/Transaction Layer
SerDes
x1
x1
x1
16 PCI Express Lanes
16 x1 Ports
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 36
2011 Integrated Device Technology, Inc.
October 3, 2011
Questions about FIFO
I directly called the IP core, set the parameters, and wrote a module to write data. After writing, I debugged on the hardware, and the data read out was not correct . If I keep writing the same data,...
tpengti FPGA/CPLD
Optimization Design of Electrical Connection Scheme for Electrochemical Rectification Power Supply
Zhang David and Hu Jianbin from Xi'an Electric Power Electronics Technology Research Institute Abstract: This paper expounds on the defects in the current design of electrical connection schemes for e...
zbz0529 Power technology
How to debug evc4.0 online via the network?
Device: S3C2440 development board with WindowsCE.net system Program development machine: WindowsXP with EVC4.0 and ActiveSync 1: What are the requirements for ActiveSync connection to the development ...
major888 Embedded System
[Announcement of express delivery number] 500 LPC800 mini boards second batch award notice, if you haven't participated yet, please participate now
Activity details: [color=red]Get a free LPC800 mini board and experience the excellent performance of MO+ first! [/color] Activity link: [url=https://www.eeworld.com.cn/huodong/201303_NXP_LPC800/winni...
EEWORLD社区 NXP MCU
KITL migration went wrong, how to replace CS8900A with DM9000?
When porting KITL, how can I replace CS8900A with DM9000, because my KITL porting is stuck here. My board is driven by DM9000. Of course, I want to complete the porting from 5.0 to 6.0 in one step. Ho...
Jonekey Embedded System
Scheduling issues regarding USB initialization in μcos multitasking...
I have a question for you guys: I used multitasking in DE2-70 to handle multiple events. It was OK before, but after introducing USB, a problem occurred. After introducing USB initialization as a new ...
coolgreen1 Real-time operating system RTOS

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 139  1282  394  1427  1338  3  26  8  29  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号