EEWORLDEEWORLDEEWORLD

Part Number

Search

531WC180M000DG

Description
CMOS/TTL Output Clock Oscillator, 180MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531WC180M000DG Overview

CMOS/TTL Output Clock Oscillator, 180MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WC180M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency180 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
LM3S makes its own upgrade program, USB, serial port, any interface can be used
Make your own upgrade program , USB, serial port , any interface is OK There are several advantages , such as convenient program upgrade , you can do your own encryption on the upgrade program , close...
kiilycn Microcontroller MCU
The program does not run after power-on programming on the LPC2294 development board
After burning the program, I found that the program is not running, and the high and low levels of the GPIO port cannot be controlled. Some pins are only 2V. How to set BOOT0 and BOOT1? What is the re...
Mr_Loki NXP MCU
Hongmeng Development Board Neptune (Part 2) - Development Environment
Hongmeng Development Board Neptune ( Part 2 ) —— Development Environment After I received the Neptune development board, I immediately started setting up the development environment. I was in a hurry ...
wxd123com Embedded System
Main steps when configuring the EMIFA module using CSL
1. Enable the device EMIFA module2. Configure the CEnCFG register3. Initialize the EMIFA module4. Open the EMIFA module5. Set the parameters configured in 2 to the opened EMIFA moduleComplete configur...
火辣西米秀 DSP and ARM Processors
RF chips have a market value of hundreds of billions, and domestic alternatives are a reference
[i=s]This post was last edited by btty038 on 2020-6-9 23:33[/i]All devices connected to the mobile Internet require RF front-end chips. As the number of connected devices continues to increase, the RF...
btty038 Energy Infrastructure?
Let's learn algorithms together. Recommended books (Part 3) The secrets of programming languages: Algorithm interpretation (full color in four colors)
Let's learn about algorithms together. Recommended books (Part 3) The mystery of programming language: Interpretation of algorithms (full color in four colors) [size=5][color=#0000ff]Why do we recomme...
tiankai001 Download Centre

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1860  767  1146  138  464  38  16  24  3  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号