EEWORLDEEWORLDEEWORLD

Part Number

Search

AM28F020A-90JI

Description
2 Megabit (256 K x 8-Bit) CMOS 12.0 Volt, Bulk Erase Flash Memory with Embedded Algorithms
Categorystorage    storage   
File Size230KB,35 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric View All

AM28F020A-90JI Overview

2 Megabit (256 K x 8-Bit) CMOS 12.0 Volt, Bulk Erase Flash Memory with Embedded Algorithms

AM28F020A-90JI Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAMD
Parts packaging codeQFJ
package instructionQCCJ, LDCC32,.5X.6
Contacts32
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time90 ns
Other features100K WRITE/ERASE CYCLES MIN
command user interfaceYES
Data pollingYES
JESD-30 codeR-PQCC-J32
JESD-609 codee0
length13.97 mm
memory density2097152 bit
Memory IC TypeFLASH
memory width8
Number of functions1
Number of terminals32
word count262144 words
character code256000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256KX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC32,.5X.6
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Programming voltage12 V
Certification statusNot Qualified
Maximum seat height3.556 mm
Maximum standby current0.0001 A
Maximum slew rate0.03 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitNO
typeNOR TYPE
width11.43 mm
Base Number Matches1
FINAL
Am28F020A
2 Megabit (256 K x 8-Bit)
CMOS 12.0 Volt, Bulk Erase Flash Memory with Embedded Algorithms
DISTINCTIVE CHARACTERISTICS
s
High performance
— Access times as fast as 70 ns
s
CMOS low power consumption
— 30 mA maximum active current
— 100 µA maximum standby current
— No data retention power consumption
s
Compatible with JEDEC-standard byte-wide
32-pin EPROM pinouts
— 32-pin PDIP
— 32-pin PLCC
— 32-pin TSOP
s
100,000 write/erase cycles minimum
s
Write and erase voltage 12.0 V
±5%
s
Latch-up protected to 100 mA from
–1 V to V
CC
+1 V
s
Embedded Erase Electrical Bulk Chip Erase
— Five seconds typical chip erase, including
pre-programming
s
Embedded Program
— 14 µs typical byte program, including time-out
— 4 seconds typical chip program
s
Command register architecture for
microprocessor/microcontroller compatible
write interface
s
On-chip address and data latches
s
Advanced CMOS flash memory technology
— Low cost single transistor memory cell
s
Embedded algorithms for completely self-timed
write/erase operations
devices within this family that offer Embedded Algo-
rithms use the same command set. This offers
designers the flexibility to retain the same device foot-
print and command set, at any density between
256 Kbits and 2 Mbits.
AMD’s Flash technology reliably stores memory con-
tents even after 100,000 erase and program cycles.
The AMD cell is designed to optimize the erase and
programming mechanisms. In addition, the combina-
tion of advanced tunnel oxide processing and low
internal electric fields for erase and programming oper-
ations produces reliable cycling. The Am28F020A uses
a 12.0±5% V
PP
supply input to perform the erase and
programming functions.
The highest degree of latch-up protection is achieved
with AMD’s proprietary non-epi process. Latch-up pro-
tection is provided for stresses up to 100 mA on
address and data pins from –1 V to V
CC
+1 V.
AMD’s Flash technology combines years of EPROM
and EEPROM experience to produce the highest levels
of quality, reliability, and cost effectiveness. The
Am28F020A electrically erases all bits simultaneously
using Fowler-Nordheim tunneling. The bytes are
programmed one byte at a time using the EPROM
programming mechanism of hot electron injection.
GENERAL DESCRIPTION
The Am28F020A is a 2 Megabit Flash memory orga-
nized as 256 Kbytes of 8 bits each. AMD’s Flash mem-
ories offer the most cost-effective and reliable read/
write non-volatile random access memor y. The
Am28F020A is packaged in 32-pin PDIP, PLCC, and
TSOP versions. It is designed to be reprogrammed and
erased in-system or in standard EPROM programmers.
The Am28F020A is erased when shipped from
the factory.
The standard Am28F020A offers access times of as
fast as 70 ns, allowing high speed microprocessors to
operate without wait states. To eliminate bus conten-
tion, the device has separate chip enable (CE
#
) and
output enable (OE
#
) controls.
AMD’s Flash memories augment EPROM functionality
with in-circuit electrical erasure and programming. The
Am28F020A uses a command register to manage this
functionality. The command register allows for 100%
TTL level control inputs and fixed power supply levels
during erase and programming, while maintaining
maximum EPROM compatibility.
T he A m2 8F0 20A i s c omp ati bl e w i th th e AM D
Am28F256A, Am28F512A, and Am28F010A Flash
memories. All devices in the Am28Fxxx family follow
the JEDEC 32-pin pinout standard. In addition, all
Publication#
17502
Rev:
D
Amendment/+1
Issue Date:
January 1998
【CN0202】PLC/DCS analog output module interface to SigmaDSP audio processor
Circuit Functionality and Benefits The circuit shown in Figure 1 is a full-featured, flexible, programmable analog output solution that meets most requirements for programmable logic controller (PLC) ...
EEWORLD社区 ADI Reference Circuit
The temporary national competition QQ group (advanced) is established, welcome to join
[i=s]This post was last edited by paulhyde on 2014-9-15 08:54[/i]Welcome to join the national competition control category QQ: kiss: 32 and win together in 2011! ! !Full Full [[i] This post was last e...
孤独剑 Electronics Design Contest
Improving system performance using external memory solutions.pdf
Improving system performance using external memory solutions.pdf...
zxopenljx FPGA/CPLD
[Original] FPGA Development Notes--Keystrokes
[i=s] This post was last edited by chun912 on 2017-5-15 16:05 [/i] [b]Article Abstract: [/b] This article mainly describes the key processing mode and ideas (sampling) based on FPGA. It seems to be a ...
chun912 FPGA/CPLD
Who wants to apply for the LM3S8962 development board? Hurry up and take your place!
Due to the October event: https://bbs.eeworld.com.cn/thread-183827-1-13.htmlThe trial period is two months, and ends at the end of December, so there may be about 10 boards that can continue to be cyc...
EEWORLD社区 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 364  1726  105  2800  804  8  35  3  57  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号