EEWORLDEEWORLDEEWORLD

Part Number

Search

LFX500B-04FHN516C

Description
Field Programmable Gate Array, 1764 CLBs, 476000 Gates, CMOS, PBGA516, FPBGA-516
CategoryProgrammable logic devices    Programmable logic   
File Size525KB,115 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric View All

LFX500B-04FHN516C Overview

Field Programmable Gate Array, 1764 CLBs, 476000 Gates, CMOS, PBGA516, FPBGA-516

LFX500B-04FHN516C Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionBGA,
Contacts516
Reach Compliance Codecompli
ECCN codeEAR99
Other featuresALSO OPERATES WITH 3.3V SUPPLY
Combined latency of CLB-Max0.93 ns
JESD-30 codeS-PBGA-B516
length31 mm
Humidity sensitivity level3
Configurable number of logic blocks1764
Equivalent number of gates476000
Number of terminals516
Maximum operating temperature70 °C
Minimum operating temperature
organize1764 CLBS, 476000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)250
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.6 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width31 mm
Base Number Matches1
July 2008
Includes
High-
,
Performance
Low-Cost
“E-Series”
ispXPGA Family
®
Data Sheet DS1026
Non-volatile, Infinitely Reconfigurable
• Instant-on - Powers up in microseconds via
on-chip E
2
CMOS
®
based memory
• No external configuration memory
• Excellent design security, no bit stream to intercept
• Reconfigure SRAM based logic in milliseconds
• Microprocessor configuration interface
• Program E
2
CMOS while operating from SRAM
Eight sysCLOCK™ Phase Locked Loops
(PLLs) for Clock Management
True PLL technology
10MHz to 320MHz operation
Clock multiplication and division
Phase adjustment
Shift clocks in 250ps steps
High Logic Density for System-level
Integration
139K to 1.25M system gates
160 to 496 I/O
1.8V, 2.5V, and 3.3V V
CC
operation
Up to 414Kb sysMEM™ embedded memory
sysIO™ for High System Performance
• High speed memory support through SSTL and
HSTL
• Advanced buses supported through PCI, GTL+,
LVDS, BLVDS, and LVPECL
• Standard logic supported through LVTTL,
LVCMOS 3.3, 2.5 and 1.8
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
• Programmable drive strength for series termination
• Programmable bus maintenance
High Performance Programmable Function
Unit (PFU)
• Four LUT-4 per PFU supports wide and narrow
functions
• Dual flip-flops per LUT-4 for extensive pipelining
• Dedicated logic for adders, multipliers, multiplex-
ers, and counters
Flexible Memory Resources
• Multiple sysMEM Embedded RAM Blocks
– Single port, Dual port, and FIFO operation
• 64-bit distributed memory in each PFU
– Single port, Double port, FIFO, and Shift
Register operation
Two Options Available
• High-performance sysHSI (standard part number)
• Low-cost, no sysHSI (“E-Series”)
Flexible Programming, Reconfiguration,
and Testing
• Supports IEEE 1532 and 1149.1
Table 1. ispXPGA Family Selection Guide
ispXPGA 125/E
System Gates
PFUs
LUT-4s
Logic FFs
sysMEM Memory
Distributed Memory
EBR
sysHSI Channels
1
User I/O
Packaging
139K
484
1936
3.8K
92K
30K
20
4
160/176
256 fpBGA
516 fpBGA
2
sysHSI™ Capability for Ultra Fast Serial
Communications
• Up to 800Mbps performance
• Up to 20 channels per device
• Built in Clock Data Recovery (CDR) and
Serialization and De-serialization (SERDES)
ispXPGA 200/E
210K
676
2704
5.4K
111K
43K
24
8
160/208
256 fpBGA
516 fpBGA
2
ispXPGA 500/E
476K
1764
7056
14.1K
184K
112K
40
12
336
516 fpBGA
2
900 fpBGA
ispXPGA 1200/E
1.25M
3844
15376
30.7K
414K
246K
90
20
496
680 fpSBGA
2
900 fpBGA
1. “E-Series” does not support sysHSI.
2. FH516 package was converted to F516 via PCN# 09A-08.
© 2008 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1026_14.1
Please help to write AVR microcontroller program (compiled with iccavr and simulated with proteus)
Basic requirements for LCD display design based on atmega128: 1 Input data from the keyboard through the virtual terminal, and display the received data on the LCD screen. 2 Change the display mode by...
睫毛上的水晶 Microchip MCU
Selection of input current limiting resistor for switching power supply
A switching power supply with an input power of 12W, the input filter capacitor is 47uF/400V. When the capacitor is powered on, it charges and generates a large current.   In order to prevent this cur...
zbz0529 Power technology
EEWORLD University Hall----Use LDC2114 to build an inductive touch button
Using LDC2114 to build an inductive touch button : https://training.eeworld.com.cn/course/4017...
hi5 Analog electronics
Differences between MSP430 programmer emulator and JTAG, SBW, and BSL interfaces
[color=#000][font=Arial]In layman's terms, the emulator is used to debug the simulation, and the programmer is used to burn the target code to the MCU during mass production. [/font][/color] [color=#0...
Jacktang Microcontroller MCU
【Design Tools】Low Power CoolRunner Design Tips
Low power CoolRunner design tips....
GONGHCU FPGA/CPLD
[Reprint] Analysis of the process of Linux kernel starting Android file system
, 0, 0)][font=Verdana, Geneva, Arial, Helvetica, sans-serif][size=13px][color=navy][b][url=http://www.cnblogs.com/gooogleman/p/3586566.html]【Reprinted】Analysis of the process of linux kernel starting ...
Wince.Android Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1860  879  1270  369  837  38  18  26  8  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号