EEWORLDEEWORLDEEWORLD

Part Number

Search

W632GU8KB

Description
32M X 8 BANKS X 8 BIT DDR3L SDRAM
File Size5MB,160 Pages
ManufacturerWinbond Electronics Corporation
Websitehttp://www.winbond.com.tw
Download Datasheet Compare View All

W632GU8KB Overview

32M X 8 BANKS X 8 BIT DDR3L SDRAM

W632GU8KB
32M
8 BANKS
8 BIT DDR3L SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
8.
8.1
8.2
GENERAL DESCRIPTION ................................................................................................................... 5
FEATURES ........................................................................................................................................... 5
ORDER INFORMATION ....................................................................................................................... 6
KEY PARAMETERS ............................................................................................................................. 7
BALL CONFIGURATION ...................................................................................................................... 8
BALL DESCRIPTION ............................................................................................................................ 9
BLOCK DIAGRAM .............................................................................................................................. 11
FUNCTIONAL DESCRIPTION ............................................................................................................ 12
Basic Functionality .............................................................................................................................. 12
RESET and Initialization Procedure .................................................................................................... 12
8.2.1
Power-up Initialization Sequence ..................................................................................... 12
8.2.2
Reset Initialization with Stable Power .............................................................................. 14
Programming the Mode Registers....................................................................................................... 15
8.3.1
Mode Register MR0 ......................................................................................................... 17
8.3.1.1
Burst Length, Type and Order ................................................................................ 17
8.3.1.2
CAS Latency........................................................................................................... 18
8.3.1.3
Test Mode............................................................................................................... 18
8.3.1.4
DLL Reset............................................................................................................... 18
8.3.1.5
Write Recovery ....................................................................................................... 19
8.3.1.6
Precharge PD DLL ................................................................................................. 19
8.3.2
Mode Register MR1 ......................................................................................................... 19
8.3.2.1
DLL Enable/Disable ................................................................................................ 20
8.3.2.2
Output Driver Impedance Control ........................................................................... 20
8.3.2.3
ODT RTT Values .................................................................................................... 20
8.3.2.4
Additive Latency (AL) ............................................................................................. 20
8.3.2.5
Write leveling .......................................................................................................... 20
8.3.2.6
Output Disable ........................................................................................................ 21
8.3.2.7
TDQS, TDQS# ........................................................................................................ 21
8.3.3
Mode Register MR2 ......................................................................................................... 22
8.3.3.1
Partial Array Self Refresh (PASR) .......................................................................... 23
8.3.3.2
CAS Write Latency (CWL) ...................................................................................... 23
8.3.3.3
Auto Self Refresh (ASR) and Self Refresh Temperature (SRT) ............................. 23
8.3.3.4
Dynamic ODT (Rtt_WR) ......................................................................................... 23
8.3.4
Mode Register MR3 ......................................................................................................... 24
8.3.4.1
Multi Purpose Register (MPR) ................................................................................ 24
No OPeration (NOP) Command .......................................................................................................... 25
Deselect Command............................................................................................................................. 25
DLL-off Mode ...................................................................................................................................... 25
DLL on/off switching procedure ........................................................................................................... 26
8.7.1
DLL “on” to DLL “off” Procedure ....................................................................................... 26
8.7.2
DLL “off” to DLL “on” Procedure ....................................................................................... 27
Input clock frequency change ............................................................................................................. 28
8.8.1
Frequency change during Self-Refresh............................................................................ 28
8.8.2
Frequency change during Precharge Power-down .......................................................... 28
Write Leveling ..................................................................................................................................... 30
8.3
8.4
8.5
8.6
8.7
8.8
8.9
Publication Release Date: Jan. 09, 2017
Revision: A07
-1-

W632GU8KB Related Products

W632GU8KB W632GU8KB-11 W632GU8KB-15 W632GU8KB12I
Description 32M X 8 BANKS X 8 BIT DDR3L SDRAM 32M X 8 BANKS X 8 BIT DDR3L SDRAM 32M X 8 BANKS X 8 BIT DDR3L SDRAM 32M X 8 BANKS X 8 BIT DDR3L SDRAM
package instruction - TFBGA, TFBGA, BGA78,9X13,32 TFBGA, BGA78,9X13,32
Reach Compliance Code - compli compli compli
access mode - MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST
Maximum access time - 20 ns 0.255 ns 0.225 ns
Other features - AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
JESD-30 code - R-PBGA-B78 R-PBGA-B78 R-PBGA-B78
length - 10.5 mm 10.5 mm 10.5 mm
memory density - 2147483648 bi 2147483648 bi 2147483648 bi
Memory IC Type - DDR DRAM DDR DRAM DDR DRAM
memory width - 8 8 8
Number of functions - 1 1 1
Number of ports - 1 1 1
Number of terminals - 78 78 78
word count - 268435456 words 268435456 words 268435456 words
character code - 256000000 256000000 256000000
Operating mode - SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
organize - 256MX8 256MX8 256MX8
Package body material - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code - TFBGA TFBGA TFBGA
Package shape - RECTANGULAR RECTANGULAR RECTANGULAR
Package form - GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH
Maximum seat height - 1.2 mm 1.2 mm 1.2 mm
self refresh - YES YES YES
Maximum supply voltage (Vsup) - 1.45 V 1.45 V 1.45 V
Minimum supply voltage (Vsup) - 1.283 V 1.283 V 1.283 V
Nominal supply voltage (Vsup) - 1.35 V 1.35 V 1.35 V
surface mount - YES YES YES
technology - CMOS CMOS CMOS
Terminal form - BALL BALL BALL
Terminal pitch - 0.8 mm 0.8 mm 0.8 mm
Terminal location - BOTTOM BOTTOM BOTTOM
width - 8 mm 8 mm 8 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 568  2229  1598  324  2252  12  45  33  7  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号