EEWORLDEEWORLDEEWORLD

Part Number

Search

QL16X24B-1CF160I

Description
Field Programmable Gate Array, 384 CLBs, 4000 Gates, 225.6MHz, 384-Cell, CMOS, CQFP160, CERAMIC, QFP-160
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,13 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric View All

QL16X24B-1CF160I Overview

Field Programmable Gate Array, 384 CLBs, 4000 Gates, 225.6MHz, 384-Cell, CMOS, CQFP160, CERAMIC, QFP-160

QL16X24B-1CF160I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerQuickLogic Corporation
Parts packaging codeQFP
package instructionGQFF, TPAK160,1.8SQ,25
Contacts160
Reach Compliance Codeunknown
maximum clock frequency225.6 MHz
Combined latency of CLB-Max7.579 ns
JESD-30 codeS-CQFP-F160
JESD-609 codee0
length25.35 mm
Humidity sensitivity level3
Configurable number of logic blocks384
Equivalent number of gates4000
Number of entries122
Number of logical units384
Output times114
Number of terminals160
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize384 CLBS, 4000 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeGQFF
Encapsulate equivalent codeTPAK160,1.8SQ,25
Package shapeSQUARE
Package formFLATPACK, GUARD RING
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.9 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formFLAT
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.35 mm
QL16x24B
pASIC
®
1 Family
Very-High-Speed CMOS FPGA
Rev C
pASIC
HIGHLIGHTS
Very High Speed
– ViaLink
®
metal-to-metal programmable–via
antifuse technology, allows counter speeds over 150 MHz and logic
cell delays of under 2 ns.
High Usable Density
– A 16-by-24 array of 384 logic cells
provides 4,000 usable ASIC gates (7,000 PLD gates) in 84-pin
PLCC, 100-pin and 144-pin TQFP, 144-pin CPGA and 160-pin
CQFP packages.
Low-Power, High-Output Drive
– Standby current typically 2 mA.
A 16-bit counter operating at 100 MHz consumes less than 50 mA.
Minimum IOL of 12 mA and IOH of 8 mA
Low-Cost, Easy-to-Use Design Tools
– Designs entered and
simulated using QuickLogic's new QuickWorks
®
development
environment, or with third-party CAE tools including Viewlogic,
Synopsys, Mentor, Cadence and Veribest. Fast, fully automatic place
and route on PC and workstation platforms using QuickLogic
software.
…4,000
usable ASIC gates,
122 I/O pins
4
pASIC 1
QL16x24B
Block Diagram
384 Logic Cells
= Up to 114 prog. I/O cells, 6 Input high-drive cells, 2 Input/Clk (high-drive) cells
4-21

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1752  93  1800  1538  2839  36  2  37  31  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号