EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V261LA20TFG8

Description
FIFO, 16KX9, 12ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64
Categorystorage    storage   
File Size305KB,27 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric View All

IDT72V261LA20TFG8 Overview

FIFO, 16KX9, 12ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

IDT72V261LA20TFG8 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionLFQFP,
Contacts64
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time12 ns
Other featuresRETRANSMIT; AUTO POWER DOWN
period time20 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee3
length10 mm
memory density147456 bit
memory width9
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count16384 words
character code16000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize16KX9
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width10 mm
3.3 VOLT CMOS SuperSync FIFO™
16,384 x 9
32,768 x 9
FEATURES:
IDT72V261LA
IDT72V271LA
Choose among the following memory organizations:
IDT72V261LA
16,384 x 9
IDT72V271LA
32,768 x 9
Pin-compatible with the IDT72V281/72V291 and IDT72V2101/
72V2111SuperSync FIFOs
Functionally compatible with the 5 Volt IDT72261/72271 family
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION:
The IDT72V261LA/72V271LA are functionally compatible versions of
the IDT72261/72271 designed to run off a 3.3V supply for very low power
consumption. The IDT72V261LA/72V271LA are exceptionally deep, high
speed, CMOS First-In-First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WEN
D
0
-D
8
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4673 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
APRIL 2002
DSC-4673/2
Control EMI/EMC in the cradle
0 Introduction The most commonly used EMI/EMC prevention measures for electronic R&D engineers are shielding, filtering, grounding and wiring. However, with the integration of electronic systems, engi...
咖啡不加糖 Analog electronics
MCU Principle and Interface Technology
MCU Principle and Interface Technology [[i] This post was last edited by Meimu Ruchu on 2009-9-3 11:45 [/i]]...
美目如初 MCU
Design of Voltage Loop Feedback Control for 400Hz Inverter
Design of Voltage Loop Feedback Control for 400Hz Inverter Abstract: This paper mainly introduces Bode theorem, and based on this theory, introduces inverter modeling, voltage loop feedback control de...
zbz0529 Industrial Control Electronics
[AN-212 Application Note] AD834 for DC to 500 MHz Applications
Introduction The AD834 is the fastest four-quadrant multiplier available, with a usable bandwidth of 800 MHz. In comparison, the two-quadrant AD539 has a bandwidth of 60 MHz, the four-quadrant AD734 h...
EEWORLD社区 ADI Reference Circuit
I disassembled a servo motor, servo motor driver and inverter to study on my own.
[i=s]This post was last edited by xy598646744 on 2018-8-31 18:35[/i] For more information, see the second post. [b][color=#5E7384] [/color][/b]...
xy598646744 Making friends through disassembly
What is the system table in the SqlServerMobile database that records table names and other information?
What is the system table in the SqlCE database that records table names and other information? It is the table name that has the same function as sysobjects in Sqlserver. Or there is no such table. In...
crystalpai Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2458  206  2578  121  906  50  5  52  3  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号